blob: 4278b6d3ae7a2e89b38a9818b98b38b9ab826568 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000028#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
82 /* Enable flash mapping. Works for most old ITE style SuperI/O. */
83 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
90 printf_debug("Unhandled SuperI/O type!\n");
91 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
Uwe Hermannffec5f32007-08-23 16:08:21 +000098/**
99 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000100 *
101 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000102 * - Agami Aruma
103 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000104 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000105static int w83627hf_gpio24_raise(uint16_t port, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000106{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000107 w836xx_ext_enter(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000108
Uwe Hermann372eeb52007-12-04 21:49:06 +0000109 /* Is this the W83627HF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000110 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000111 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000112 name, sio_read(port, 0x20));
113 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000114 return -1;
115 }
116
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000117 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000118 sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000119
Uwe Hermann372eeb52007-12-04 21:49:06 +0000120 /* Select logical device 8: GPIO port 2 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000121 sio_write(port, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000122
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000123 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
124 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
125 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
126 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000127
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000128 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000129
130 return 0;
131}
132
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000133static int w83627hf_gpio24_raise_2e(const char *name)
134{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000135 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000136}
137
138/**
139 * Winbond W83627THF: GPIO 4, bit 4
140 *
141 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000142 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000143 * - MSI K8N-NEO3
144 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000145static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000146{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000147 w836xx_ext_enter(port);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148
149 /* Is this the W83627THF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000150 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000151 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000152 name, sio_read(port, 0x20));
153 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000154 return -1;
155 }
156
157 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
158
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000159 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
160 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
161 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
162 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
163 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000164
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000165 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000166
167 return 0;
168}
169
Peter Stugecce26822008-07-21 17:48:40 +0000170static int w83627thf_gpio4_4_raise_2e(const char *name)
171{
172 return w83627thf_gpio4_4_raise(0x2e, name);
173}
174
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000175static int w83627thf_gpio4_4_raise_4e(const char *name)
176{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000177 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000178}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000179
Uwe Hermannffec5f32007-08-23 16:08:21 +0000180/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000181 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000182 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000183static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000184{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000185 w836xx_ext_enter(port);
186 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000187 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000188 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000189 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000190 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000191}
192
193/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000194 * Suited for:
195 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
196 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
197 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
198 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
199 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000200 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000201static int w836xx_memw_enable_2e(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000202{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000203 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Luc Verhaegen73d21192009-12-23 00:54:26 +0000205 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000206}
207
Luc Verhaegen21f54962010-01-20 14:45:07 +0000208/**
209 *
210 */
211static int it8705f_write_enable(uint8_t port, const char *name)
212{
213 enter_conf_mode_ite(port);
214 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
215 exit_conf_mode_ite(port);
216
217 return 0;
218}
219
220/**
221 * Suited for:
222 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
223 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
224 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
225 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
226 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
227 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
228 *
229 * SIS950 superio probably requires the same flash write enable.
230 */
231static int it8705f_write_enable_2e(const char *name)
232{
233 return it8705f_write_enable(0x2e, name);
234}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000235
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000236/**
237 * VT823x: Set one of the GPIO pins.
238 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000239static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000240{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000241 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000242 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000243 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000244
Luc Verhaegen73d21192009-12-23 00:54:26 +0000245 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
246 switch (dev->device_id) {
247 case 0x3177: /* VT8235 */
248 case 0x3227: /* VT8237R */
249 case 0x3337: /* VT8237A */
250 break;
251 default:
252 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
253 return -1;
254 }
255
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000256 if ((gpio >= 12) && (gpio <= 15)) {
257 /* GPIO12-15 -> output */
258 val = pci_read_byte(dev, 0xE4);
259 val |= 0x10;
260 pci_write_byte(dev, 0xE4, val);
261 } else if (gpio == 9) {
262 /* GPIO9 -> Output */
263 val = pci_read_byte(dev, 0xE4);
264 val |= 0x20;
265 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000266 } else if (gpio == 5) {
267 val = pci_read_byte(dev, 0xE4);
268 val |= 0x01;
269 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000270 } else {
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000271 fprintf(stderr, "\nERROR: "
272 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000273 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000274 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000275
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000276 /* We need the I/O Base Address for this board's flash enable. */
277 base = pci_read_word(dev, 0x88) & 0xff80;
278
David Bartleyf58d3642009-12-09 07:53:01 +0000279 offset = 0x4C + gpio / 8;
280 bit = 0x01 << (gpio % 8);
281
282 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000283 if (raise)
284 val |= bit;
285 else
286 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000287 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000288
Uwe Hermanna7e05482007-05-09 10:17:44 +0000289 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000290}
291
Uwe Hermannffec5f32007-08-23 16:08:21 +0000292/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000293 * Suited for Asus M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000294 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000295static int via_vt823x_gpio5_raise(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000296{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000297 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
298 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000299}
300
301/**
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000302 * Suited for VIAs EPIA N & NL.
303 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000304static int via_vt823x_gpio9_raise(const char *name)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000305{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000306 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000307}
308
309/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000310 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
311 *
312 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
313 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000314 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000315static int via_vt823x_gpio15_raise(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000316{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000317 return via_vt823x_gpio_set(15, 1);
318}
319
320/**
321 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
322 *
323 * Suited for:
324 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
325 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
326 */
327static int board_msi_kt4v(const char *name)
328{
329 int ret;
330
331 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000332 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000333
Luc Verhaegen73d21192009-12-23 00:54:26 +0000334 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000335}
336
337/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000338 * Suited for ASUS P5A.
339 *
340 * This is rather nasty code, but there's no way to do this cleanly.
341 * We're basically talking to some unknown device on SMBus, my guess
342 * is that it is the Winbond W83781D that lives near the DIP BIOS.
343 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000344static int board_asus_p5a(const char *name)
345{
346 uint8_t tmp;
347 int i;
348
349#define ASUSP5A_LOOP 5000
350
Andriy Gapon65c1b862008-05-22 13:22:45 +0000351 OUTB(0x00, 0xE807);
352 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000353
Andriy Gapon65c1b862008-05-22 13:22:45 +0000354 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000355
356 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000357 OUTB(0xE1, 0xFF);
358 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000359 break;
360 }
361
362 if (i == ASUSP5A_LOOP) {
363 printf("%s: Unable to contact device.\n", name);
364 return -1;
365 }
366
Andriy Gapon65c1b862008-05-22 13:22:45 +0000367 OUTB(0x20, 0xE801);
368 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000369
Andriy Gapon65c1b862008-05-22 13:22:45 +0000370 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000371
372 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000373 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000374 if (tmp & 0x70)
375 break;
376 }
377
378 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
379 printf("%s: failed to read device.\n", name);
380 return -1;
381 }
382
Andriy Gapon65c1b862008-05-22 13:22:45 +0000383 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000384 tmp &= ~0x02;
385
Andriy Gapon65c1b862008-05-22 13:22:45 +0000386 OUTB(0x00, 0xE807);
387 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000388
Andriy Gapon65c1b862008-05-22 13:22:45 +0000389 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000390
Andriy Gapon65c1b862008-05-22 13:22:45 +0000391 OUTB(0xFF, 0xE800);
392 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000393
Andriy Gapon65c1b862008-05-22 13:22:45 +0000394 OUTB(0x20, 0xE801);
395 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000396
Andriy Gapon65c1b862008-05-22 13:22:45 +0000397 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000398
399 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000400 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000401 if (tmp & 0x70)
402 break;
403 }
404
405 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
406 printf("%s: failed to write to device.\n", name);
407 return -1;
408 }
409
410 return 0;
411}
412
Luc Verhaegena7e30502009-12-09 11:39:02 +0000413/*
414 * Set GPIO lines in the Broadcom HT-1000 southbridge.
415 *
416 * It's not a Super I/O but it uses the same index/data port method.
417 */
418static int board_hp_dl145_g3_enable(const char *name)
419{
420 /* GPIO 0 reg from PM regs */
421 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
422 sio_mask(0xcd6, 0x44, 0x24, 0x24);
423
424 return 0;
425}
426
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000427static int board_ibm_x3455(const char *name)
428{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000429 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000430 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000431
432 return 0;
433}
434
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000435/**
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000436 * Suited for Shuttle FN25 (SN25P): AMD S939 + Nvidia CK804 (nForce4).
437 */
438static int board_shuttle_fn25(const char *name)
439{
440 struct pci_dev *dev;
441
442 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
443 if (!dev) {
444 fprintf(stderr,
445 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
446 return -1;
447 }
448
449 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
450 pci_write_byte(dev, 0x92, 0);
451
452 return 0;
453}
454
455/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000456 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000457 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000458static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000459{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000460 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000461 uint16_t base;
462 uint8_t tmp;
463
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000464 if ((gpio < 0) || (gpio >= 0x40)) {
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000465 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000466 return -1;
467 }
468
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000469 /* First, check the ISA Bridge */
470 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000471 switch (dev->device_id) {
472 case 0x0030: /* CK804 */
473 case 0x0050: /* MCP04 */
474 case 0x0060: /* MCP2 */
475 break;
476 default:
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000477 /* Newer MCPs use the SMBus Controller */
478 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
479 switch (dev->device_id) {
480 case 0x0264: /* MCP51 */
481 break;
482 default:
483 fprintf(stderr,
484 "\nERROR: no nVidia LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000485 return -1;
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000486 }
487 break;
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000488 }
489
490 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
491 base += 0xC0;
492
493 tmp = INB(base + gpio);
494 tmp &= ~0x0F; /* null lower nibble */
495 tmp |= 0x04; /* gpio -> output. */
496 if (raise)
497 tmp |= 0x01;
498 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000499
500 return 0;
501}
502
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000503/**
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000504 * Suited for MSI K8N Neo4: nVidia CK804.
505 */
506static int nvidia_mcp_gpio2_raise(const char *name)
507{
508 return nvidia_mcp_gpio_set(0x02, 1);
509}
510
511/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000512 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
513 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000514static int nvidia_mcp_gpio10_raise(const char *name)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000515{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000516 return nvidia_mcp_gpio_set(0x10, 1);
517}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000518
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000519/**
520 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
521 */
522static int nvidia_mcp_gpio21_raise(const char *name)
523{
524 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000525}
526
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000527/**
528 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
529 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000530static int nvidia_mcp_gpio31_raise(const char *name)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000531{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000532 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000533}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000534
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000535/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000536 * Suited for Artec Group DBE61 and DBE62.
537 */
538static int board_artecgroup_dbe6x(const char *name)
539{
540#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
541#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
542#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
543#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
544#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
545#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
546#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
547#define DBE6x_BOOT_LOC_FLASH (2)
548#define DBE6x_BOOT_LOC_FWHUB (3)
549
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000550 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000551 unsigned long boot_loc;
552
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000553 /* Geode only has a single core */
554 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000555 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000556
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000557 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000558
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000559 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000560 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
561 boot_loc = DBE6x_BOOT_LOC_FWHUB;
562 else
563 boot_loc = DBE6x_BOOT_LOC_FLASH;
564
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000565 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
566 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000567 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000568
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000569 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000570
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000571 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000572
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000573 return 0;
574}
575
Uwe Hermann93f66db2008-05-22 21:19:38 +0000576/**
Luc Verhaegenf5226912009-12-14 10:41:58 +0000577 * Helper function to raise/drop a given gpo line on intel PIIX4{,E,M}
578 */
579static int intel_piix4_gpo_set(unsigned int gpo, int raise)
580{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000581 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000582 struct pci_dev *dev;
583 uint32_t tmp, base;
584
585 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
586 if (!dev) {
587 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
588 return -1;
589 }
590
591 /* sanity check */
592 if (gpo > 30) {
593 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
594 return -1;
595 }
596
597 /* these are dual function pins which are most likely in use already */
598 if (((gpo >= 1) && (gpo <= 7)) ||
599 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
600 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
601 return -1;
602 }
603
604 /* dual function that need special enable. */
605 if ((gpo >= 22) && (gpo <= 26)) {
606 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
607 switch (gpo) {
608 case 22: /* XBUS: XDIR#/GPO22 */
609 case 23: /* XBUS: XOE#/GPO23 */
610 tmp |= 1 << 28;
611 break;
612 case 24: /* RTCSS#/GPO24 */
613 tmp |= 1 << 29;
614 break;
615 case 25: /* RTCALE/GPO25 */
616 tmp |= 1 << 30;
617 break;
618 case 26: /* KBCSS#/GPO26 */
619 tmp |= 1 << 31;
620 break;
621 }
622 pci_write_long(dev, 0xB0, tmp);
623 }
624
625 /* GPO {0,8,27,28,30} are always available. */
626
627 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
628 if (!dev) {
629 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
630 return -1;
631 }
632
633 /* PM IO base */
634 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
635
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000636 gpo_byte = gpo >> 3;
637 gpo_bit = gpo & 7;
638 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +0000639 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000640 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000641 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000642 tmp &= ~(0x01 << gpo_bit);
643 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000644
645 return 0;
646}
647
648/**
649 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
650 */
651static int board_epox_ep_bx3(const char *name)
652{
653 return intel_piix4_gpo_set(22, 1);
654}
655
656/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000657 * Set a GPIO line on a given intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000658 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000659static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000660{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000661 /* table mapping the different intel ICH LPC chipsets. */
662 static struct {
663 uint16_t id;
664 uint8_t base_reg;
665 uint32_t bank0;
666 uint32_t bank1;
667 uint32_t bank2;
668 } intel_ich_gpio_table[] = {
669 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
670 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
671 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
672 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
673 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
674 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
675 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
676 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
677 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
678 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
679 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
680 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
681 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
682 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
683 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
684 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
685 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
686 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
687 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
688 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
689 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
690 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
691 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
692 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
693 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
694 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
695 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
696 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
697 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
698 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
699 {0, 0, 0, 0, 0} /* end marker */
700 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000701
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000702 struct pci_dev *dev;
703 uint16_t base;
704 uint32_t tmp;
705 int i, allowed;
706
707 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000708 for (dev = pacc->devices; dev; dev = dev->next) {
709 pci_fill_info(dev, PCI_FILL_CLASS);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000710 if ((dev->vendor_id == 0x8086) &&
711 (dev->device_class == 0x0601)) { /* ISA Bridge */
712 /* Is this device in our list? */
713 for (i = 0; intel_ich_gpio_table[i].id; i++)
714 if (dev->device_id == intel_ich_gpio_table[i].id)
715 break;
716
717 if (intel_ich_gpio_table[i].id)
718 break;
719 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000720 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000721
Uwe Hermann93f66db2008-05-22 21:19:38 +0000722 if (!dev) {
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000723 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +0000724 return -1;
725 }
726
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000727 /* According to the datasheets, all intel ICHs have the gpio bar 5:1
728 strapped to zero. From some mobile ich9 version on, this becomes
729 6:1. The mask below catches all. */
730 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +0000731
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000732 /* check whether the line is allowed */
733 if (gpio < 32)
734 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
735 else if (gpio < 64)
736 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
737 else
738 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
739
740 if (!allowed) {
741 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
742 " setting GPIO%02d\n", gpio);
743 return -1;
744 }
745
746 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
747 raise ? "Rais" : "Dropp", gpio);
748
749 if (gpio < 32) {
750 /* Set line to GPIO */
751 tmp = INL(base);
752 /* ICH/ICH0 multiplexes 27/28 on the line set. */
753 if ((gpio == 28) &&
754 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
755 tmp |= 1 << 27;
756 else
757 tmp |= 1 << gpio;
758 OUTL(tmp, base);
759
760 /* As soon as we are talking to ICH8 and above, this register
761 decides whether we can set the gpio or not. */
762 if (dev->device_id > 0x2800) {
763 tmp = INL(base);
764 if (!(tmp & (1 << gpio))) {
765 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
766 " does not allow setting GPIO%02d\n",
767 gpio);
768 return -1;
769 }
770 }
771
772 /* Set GPIO to OUTPUT */
773 tmp = INL(base + 0x04);
774 tmp &= ~(1 << gpio);
775 OUTL(tmp, base + 0x04);
776
777 /* Raise GPIO line */
778 tmp = INL(base + 0x0C);
779 if (raise)
780 tmp |= 1 << gpio;
781 else
782 tmp &= ~(1 << gpio);
783 OUTL(tmp, base + 0x0C);
784 } else if (gpio < 64) {
785 gpio -= 32;
786
787 /* Set line to GPIO */
788 tmp = INL(base + 0x30);
789 tmp |= 1 << gpio;
790 OUTL(tmp, base + 0x30);
791
792 /* As soon as we are talking to ICH8 and above, this register
793 decides whether we can set the gpio or not. */
794 if (dev->device_id > 0x2800) {
795 tmp = INL(base + 30);
796 if (!(tmp & (1 << gpio))) {
797 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
798 " does not allow setting GPIO%02d\n",
799 gpio + 32);
800 return -1;
801 }
802 }
803
804 /* Set GPIO to OUTPUT */
805 tmp = INL(base + 0x34);
806 tmp &= ~(1 << gpio);
807 OUTL(tmp, base + 0x34);
808
809 /* Raise GPIO line */
810 tmp = INL(base + 0x38);
811 if (raise)
812 tmp |= 1 << gpio;
813 else
814 tmp &= ~(1 << gpio);
815 OUTL(tmp, base + 0x38);
816 } else {
817 gpio -= 64;
818
819 /* Set line to GPIO */
820 tmp = INL(base + 0x40);
821 tmp |= 1 << gpio;
822 OUTL(tmp, base + 0x40);
823
824 tmp = INL(base + 40);
825 if (!(tmp & (1 << gpio))) {
826 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
827 "not allow setting GPIO%02d\n", gpio + 64);
828 return -1;
829 }
830
831 /* Set GPIO to OUTPUT */
832 tmp = INL(base + 0x44);
833 tmp &= ~(1 << gpio);
834 OUTL(tmp, base + 0x44);
835
836 /* Raise GPIO line */
837 tmp = INL(base + 0x48);
838 if (raise)
839 tmp |= 1 << gpio;
840 else
841 tmp &= ~(1 << gpio);
842 OUTL(tmp, base + 0x48);
843 }
Uwe Hermann93f66db2008-05-22 21:19:38 +0000844
845 return 0;
846}
847
848/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000849 * Suited for Abit IP35: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000850 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000851static int intel_ich_gpio16_raise(const char *name)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000852{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000853 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +0000854}
855
Peter Stuge09c13332009-02-02 22:55:26 +0000856/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000857 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000858 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000859static int intel_ich_gpio19_raise(const char *name)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000860{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000861 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000862}
863
864/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +0000865 * Suited for:
866 * - Asus P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
867 * - Asus P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +0000868 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000869static int intel_ich_gpio21_raise(const char *name)
Peter Stuge09c13332009-02-02 22:55:26 +0000870{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000871 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +0000872}
873
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000874/**
875 * Suited for ASUS P4B266: socket478 + intel 845D + ICH2.
876 */
877static int intel_ich_gpio22_raise(const char *name)
878{
879 return intel_ich_gpio_set(22, 1);
880}
881
882/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +0000883 * Suited for:
884 * - Dell Poweredge 1850: Intel PPGA604 + E7520 + ICH5R.
885 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000886 */
887static int intel_ich_gpio23_raise(const char *name)
888{
889 return intel_ich_gpio_set(23, 1);
890}
891
892/**
893 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
894 */
895static int board_acorp_6a815epd(const char *name)
896{
897 int ret;
898
899 /* Lower Blocks Lock -- pin 7 of PLCC32 */
900 ret = intel_ich_gpio_set(22, 1);
901 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
902 ret = intel_ich_gpio_set(23, 1);
903
904 return ret;
905}
906
907/**
908 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
909 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000910static int board_kontron_986lcd_m(const char *name)
911{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000912 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +0000913
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000914 ret = intel_ich_gpio_set(34, 1); /* #TBL */
915 if (!ret)
916 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +0000917
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000918 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +0000919}
920
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000921/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +0000922 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
923 */
924static int board_soyo_sy_7vca(const char *name)
925{
926 struct pci_dev *dev;
927 uint32_t base;
928 uint8_t tmp;
929
930 /* VT82C686 Power management */
931 dev = pci_dev_find(0x1106, 0x3057);
932 if (!dev) {
933 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
934 return -1;
935 }
936
937 /* GPO0 output from PM IO base + 0x4C */
938 tmp = pci_read_byte(dev, 0x54);
939 tmp &= ~0x03;
940 pci_write_byte(dev, 0x54, tmp);
941
942 /* PM IO base */
943 base = pci_read_long(dev, 0x48) & 0x0000FF00;
944
945 /* Drop GPO0 */
946 tmp = INB(base + 0x4C);
947 tmp &= ~0x01;
948 OUTB(tmp, base + 0x4C);
949
950 return 0;
951}
952
Michael Karcher9f9e6132010-01-09 17:36:06 +0000953/**
954 * Enable some GPIO pin on SiS southbridge.
955 * Suited for MSI 651M-L: SiS651 / SiS962
956 */
957static int board_msi_651ml(const char *name)
958{
959 struct pci_dev *dev;
960 uint16_t base;
961 uint16_t temp;
962
963 dev = pci_dev_find(0x1039, 0x0962);
964 if (!dev) {
965 fprintf(stderr, "Expected south bridge not found\n");
966 return 1;
967 }
968
969 /* Registers 68 and 64 seem like bitmaps */
970 base = pci_read_word(dev, 0x74);
971 temp = INW(base + 0x68);
972 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +0000973 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +0000974
975 temp = INW(base + 0x64);
976 temp |= (1 << 0); /* Raise output? */
977 OUTW(temp, base + 0x64);
978
979 w836xx_memw_enable(0x2E);
980
981 return 0;
982}
983
Luc Verhaegen3920eda2009-06-17 14:43:24 +0000984/**
Michael Gold6d52e472009-06-19 13:00:24 +0000985 * Find the runtime registers of an SMSC Super I/O, after verifying its
986 * chip ID.
987 *
988 * Returns the base port of the runtime register block, or 0 on error.
989 */
990static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
991 uint8_t logical_device)
992{
993 uint16_t rt_port = 0;
994
995 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +0000996 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +0000997 if (sio_read(sio_port, 0x20) != chip_id) {
Uwe Hermann1432a602009-06-28 23:26:37 +0000998 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +0000999 goto out;
1000 }
1001
1002 /* If the runtime block is active, get its address. */
1003 sio_write(sio_port, 0x07, logical_device);
1004 if (sio_read(sio_port, 0x30) & 1) {
1005 rt_port = (sio_read(sio_port, 0x60) << 8)
1006 | sio_read(sio_port, 0x61);
1007 }
1008
1009 if (rt_port == 0) {
1010 fprintf(stderr, "\nERROR: "
1011 "Super I/O runtime interface not available.\n");
1012 }
1013out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001014 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001015 return rt_port;
1016}
1017
1018/**
1019 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1020 * connected to GP30 on the Super I/O, and TBL# is always high.
1021 */
1022static int board_mitac_6513wu(const char *name)
1023{
1024 struct pci_dev *dev;
1025 uint16_t rt_port;
1026 uint8_t val;
1027
1028 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1029 if (!dev) {
1030 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1031 return -1;
1032 }
1033
Uwe Hermann1432a602009-06-28 23:26:37 +00001034 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001035 if (rt_port == 0)
1036 return -1;
1037
1038 /* Configure the GPIO pin. */
1039 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001040 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001041 OUTB(val, rt_port + 0x33);
1042
1043 /* Disable write protection. */
1044 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001045 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001046 OUTB(val, rt_port + 0x4d);
1047
1048 return 0;
1049}
1050
1051/**
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001052 * Suited for Asus A7V8X: VIA KT400 + VT8235 + IT8703F-A
1053 */
1054static int board_asus_a7v8x(const char *name)
1055{
1056 uint16_t id, base;
1057 uint8_t tmp;
1058
1059 /* find the IT8703F */
1060 w836xx_ext_enter(0x2E);
1061 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1062 w836xx_ext_leave(0x2E);
1063
1064 if (id != 0x8701) {
1065 fprintf(stderr, "\nERROR: IT8703F SuperIO not found.\n");
1066 return -1;
1067 }
1068
1069 /* Get the GP567 IO base */
1070 w836xx_ext_enter(0x2E);
1071 sio_write(0x2E, 0x07, 0x0C);
1072 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1073 w836xx_ext_leave(0x2E);
1074
1075 if (!base) {
1076 fprintf(stderr, "\nERROR: Failed to read IT8703F SuperIO GPIO"
1077 " Base.\n");
1078 return -1;
1079 }
1080
1081 /* Raise GP51. */
1082 tmp = INB(base);
1083 tmp |= 0x02;
1084 OUTB(tmp, base);
1085
1086 return 0;
1087}
1088
Luc Verhaegen72272912009-09-01 21:22:23 +00001089/*
1090 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1091 * There is only some limited checking on the port numbers.
1092 */
1093static int
1094it8712f_gpio_set(unsigned int line, int raise)
1095{
1096 unsigned int port;
1097 uint16_t id, base;
1098 uint8_t tmp;
1099
1100 port = line / 10;
1101 port--;
1102 line %= 10;
1103
1104 /* Check line */
1105 if ((port > 4) || /* also catches unsigned -1 */
1106 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1107 fprintf(stderr,
1108 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1109 return -1;
1110 }
1111
1112 /* find the IT8712F */
1113 enter_conf_mode_ite(0x2E);
1114 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1115 exit_conf_mode_ite(0x2E);
1116
1117 if (id != 0x8712) {
1118 fprintf(stderr, "\nERROR: IT8712F SuperIO not found.\n");
1119 return -1;
1120 }
1121
1122 /* Get the GPIO base */
1123 enter_conf_mode_ite(0x2E);
1124 sio_write(0x2E, 0x07, 0x07);
1125 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1126 exit_conf_mode_ite(0x2E);
1127
1128 if (!base) {
1129 fprintf(stderr, "\nERROR: Failed to read IT8712F SuperIO GPIO"
1130 " Base.\n");
1131 return -1;
1132 }
1133
1134 /* set GPIO. */
1135 tmp = INB(base + port);
1136 if (raise)
1137 tmp |= 1 << line;
1138 else
1139 tmp &= ~(1 << line);
1140 OUTB(tmp, base + port);
1141
1142 return 0;
1143}
1144
1145/**
1146 * Suited for Asus A7V600-X: VIA KT600 + VT8237 + IT8712F
1147 */
1148static int board_asus_a7v600x(const char *name)
1149{
1150 return it8712f_gpio_set(32, 1);
1151}
1152
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001153/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001154 * Below is the list of boards which need a special "board enable" code in
1155 * flashrom before their ROM chip can be accessed/written to.
1156 *
1157 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1158 * to the respective tables in print.c. Thanks!
1159 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001160 * We use 2 sets of IDs here, you're free to choose which is which. This
1161 * is to provide a very high degree of certainty when matching a board on
1162 * the basis of subsystem/card IDs. As not every vendor handles
1163 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001164 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001165 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001166 * NULLed if they don't identify the board fully and if you can't use DMI.
1167 * But please take care to provide an as complete set of pci ids as possible;
1168 * autodetection is the preferred behaviour and we would like to make sure that
1169 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001170 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001171 * If PCI IDs are not sufficient for board matching, the match can be further
1172 * constrained by a string that has to be present in the DMI database for
1173 * the baseboard or the system entry. The pattern is matched by case sensitve
1174 * substring match, unless it is anchored to the beginning (with a ^ in front)
1175 * or the end (with a $ at the end). Both anchors may be specified at the
1176 * same time to match the full field.
1177 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001178 * When a board is matched through DMI, the first and second main PCI IDs
1179 * and the first subsystem PCI ID have to match as well. If you specify the
1180 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1181 * subsystem ID of that device is indeed zero.
1182 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001183 * The coreboot ids are used two fold. When running with a coreboot firmware,
1184 * the ids uniquely matches the coreboot board identification string. When a
1185 * legacy bios is installed and when autodetection is not possible, these ids
1186 * can be used to identify the board through the -m command line argument.
1187 *
1188 * When a board is identified through its coreboot ids (in both cases), the
1189 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001190 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001191
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001192/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001193struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001194
Luc Verhaegen93938c32010-01-20 14:45:03 +00001195 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... flash enable */
1196 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, intel_ich_gpio16_raise},
1197 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, board_acorp_6a815epd},
1198 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, intel_ich_gpio23_raise},
1199 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, w83627hf_gpio24_raise_2e},
1200 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A", 0, w836xx_memw_enable_2e},
Luc Verhaegen21f54962010-01-20 14:45:07 +00001201 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, it8705f_write_enable_2e},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001202 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, board_artecgroup_dbe6x},
1203 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, board_artecgroup_dbe6x},
1204 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, board_asus_a7v600x},
1205 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, board_asus_a7v8x},
1206 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, w836xx_memw_enable_2e},
1207 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, via_vt823x_gpio5_raise},
1208 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, intel_ich_gpio22_raise},
1209 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, intel_ich_gpio21_raise},
1210 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, intel_ich_gpio21_raise},
1211 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, board_asus_p5a},
1212 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, nvidia_mcp_gpio10_raise},
Luc Verhaegen21f54962010-01-20 14:45:07 +00001213 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, it8705f_write_enable_2e},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001214 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, intel_ich_gpio23_raise},
1215 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, it8705f_write_enable_2e},
1216 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, it8705f_write_enable_2e},
1217 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, w836xx_memw_enable_2e},
1218 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, nvidia_mcp_gpio31_raise},
1219 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, board_epox_ep_bx3},
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001220 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, NULL},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001221 {0x1039, 0x0761, 0, 0, 0x10EC, 0x8168, 0, 0, NULL, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", 0, it87xx_probe_spi_flash},
Luc Verhaegen21f54962010-01-20 14:45:07 +00001222 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, it8705f_write_enable_2e},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001223 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, nvidia_mcp_gpio21_raise},
1224 {0x10DE, 0x0360, 0x1458, 0x0C11, 0x10DE, 0x0369, 0x1458, 0x5001, NULL, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", 0, it87xx_probe_spi_flash},
1225 {0x10de, 0x03e0, 0, 0, 0x10DE, 0x03D0, 0, 0, NULL, NULL, NULL, "GIGABYTE", "GA-M61P-S3", 0, it87xx_probe_spi_flash},
1226 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb000, NULL, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", 0, it87xx_probe_spi_flash},
1227 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb002, NULL, NULL, NULL, "GIGABYTE", "GA-MA78GM-S2H", 0, it87xx_probe_spi_flash},
1228 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, NULL, NULL, NULL, "GIGABYTE", "GA-MA790FX-DQ6", 0, it87xx_probe_spi_flash},
1229 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, board_hp_dl145_g3_enable},
1230 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, board_ibm_x3455},
1231 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, wbsio_check_for_spi},
1232 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, w83627hf_gpio24_raise_2e},
1233 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27b8, 0, 0, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, board_kontron_986lcd_m},
1234 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, board_mitac_6513wu},
1235 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, board_msi_kt4v},
1236 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, w83627thf_gpio4_4_raise_2e},
1237 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, board_msi_kt4v},
1238 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, board_msi_651ml},
1239 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, intel_ich_gpio19_raise},
1240 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, w83627thf_gpio4_4_raise_4e},
1241 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, nvidia_mcp_gpio2_raise},
1242 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, w836xx_memw_enable_2e},
1243 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, it8705f_write_enable_2e},
1244 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, board_shuttle_fn25},
1245 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, board_soyo_sy_7vca},
1246 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, w836xx_memw_enable_2e},
Uwe Hermann873599d2010-02-04 02:40:16 +00001247 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, NULL},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001248 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, via_vt823x_gpio15_raise},
1249 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, via_vt823x_gpio9_raise},
1250 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, NULL, NULL, NULL, "VIA", "PC3500G", 0, it87xx_probe_spi_flash},
1251
1252 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001253};
1254
Uwe Hermannffec5f32007-08-23 16:08:21 +00001255/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001256 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001257 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001258 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001259static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1260 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001261{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001262 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001263 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001264
Uwe Hermanna93045c2009-05-09 00:47:04 +00001265 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001266 if (vendor && (!board->lb_vendor
1267 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001268 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001269
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001270 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001271 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001272
Uwe Hermanna7e05482007-05-09 10:17:44 +00001273 if (!pci_dev_find(board->first_vendor, board->first_device))
1274 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001275
Uwe Hermanna7e05482007-05-09 10:17:44 +00001276 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001277 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001278 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001279
1280 if (vendor)
1281 return board;
1282
1283 if (partmatch) {
1284 /* a second entry has a matching part name */
1285 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1286 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001287 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +00001288 printf("Please use the full -m vendor:part syntax.\n");
1289 return NULL;
1290 }
1291 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001292 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001293
Peter Stuge6b53fed2008-01-27 16:21:21 +00001294 if (partmatch)
1295 return partmatch;
1296
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001297 if (!partvendor_from_cbtable) {
1298 /* Only warn if the mainboard type was not gathered from the
1299 * coreboot table. If it was, the coreboot implementor is
1300 * expected to fix flashrom, too.
1301 */
1302 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1303 vendor, part);
1304 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001305 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001306}
1307
Uwe Hermannffec5f32007-08-23 16:08:21 +00001308/**
1309 * Match boards on PCI IDs and subsystem IDs.
1310 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001311 */
1312static struct board_pciid_enable *board_match_pci_card_ids(void)
1313{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001314 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001315
Uwe Hermanna93045c2009-05-09 00:47:04 +00001316 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001317 if ((!board->first_card_vendor || !board->first_card_device) &&
1318 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001319 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001320
Uwe Hermanna7e05482007-05-09 10:17:44 +00001321 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001322 board->first_card_vendor,
1323 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001324 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001325
Uwe Hermanna7e05482007-05-09 10:17:44 +00001326 if (board->second_vendor) {
1327 if (board->second_card_vendor) {
1328 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001329 board->second_device,
1330 board->second_card_vendor,
1331 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001332 continue;
1333 } else {
1334 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001335 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001336 continue;
1337 }
1338 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001339
Michael Karcher6701ee82010-01-20 14:14:11 +00001340 if (board->dmi_pattern) {
1341 if (!has_dmi_support) {
1342 fprintf(stderr, "WARNING: Can't autodetect %s %s,"
1343 " DMI info unavailable.\n",
1344 board->vendor_name, board->board_name);
1345 continue;
1346 } else {
1347 if (!dmi_match(board->dmi_pattern))
1348 continue;
1349 }
1350 }
1351
Uwe Hermanna7e05482007-05-09 10:17:44 +00001352 return board;
1353 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001354
Uwe Hermanna7e05482007-05-09 10:17:44 +00001355 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001356}
1357
Uwe Hermann372eeb52007-12-04 21:49:06 +00001358int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001359{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001360 struct board_pciid_enable *board = NULL;
1361 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001362
Peter Stuge6b53fed2008-01-27 16:21:21 +00001363 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001364 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001365
Uwe Hermanna7e05482007-05-09 10:17:44 +00001366 if (!board)
1367 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001368
Uwe Hermanna7e05482007-05-09 10:17:44 +00001369 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001370 if (board->max_rom_decode_parallel)
1371 max_rom_decode.parallel =
1372 board->max_rom_decode_parallel * 1024;
1373
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001374 if (board->enable != NULL) {
1375 printf("Disabling flash write protection for "
1376 "board \"%s %s\"... ", board->vendor_name,
1377 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001378
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001379 ret = board->enable(board->vendor_name);
1380 if (ret)
1381 printf("FAILED!\n");
1382 else
1383 printf("OK.\n");
1384 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001385 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001386
Uwe Hermanna7e05482007-05-09 10:17:44 +00001387 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001388}