blob: 139f4fafaebf0108a5adad828232ddac10f76f89 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
Nico Huber1cf407b2017-11-10 20:18:23 +010027#include <stdint.h>
28
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000029#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000030
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000031enum programmer {
32#if CONFIG_INTERNAL == 1
33 PROGRAMMER_INTERNAL,
34#endif
35#if CONFIG_DUMMY == 1
36 PROGRAMMER_DUMMY,
37#endif
38#if CONFIG_NIC3COM == 1
39 PROGRAMMER_NIC3COM,
40#endif
41#if CONFIG_NICREALTEK == 1
42 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000043#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000044#if CONFIG_NICNATSEMI == 1
45 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000046#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000047#if CONFIG_GFXNVIDIA == 1
48 PROGRAMMER_GFXNVIDIA,
49#endif
50#if CONFIG_DRKAISER == 1
51 PROGRAMMER_DRKAISER,
52#endif
53#if CONFIG_SATASII == 1
54 PROGRAMMER_SATASII,
55#endif
56#if CONFIG_ATAHPT == 1
57 PROGRAMMER_ATAHPT,
58#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000059#if CONFIG_ATAVIA == 1
60 PROGRAMMER_ATAVIA,
61#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000062#if CONFIG_ATAPROMISE == 1
63 PROGRAMMER_ATAPROMISE,
64#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000065#if CONFIG_IT8212 == 1
66 PROGRAMMER_IT8212,
67#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000068#if CONFIG_FT2232_SPI == 1
69 PROGRAMMER_FT2232_SPI,
70#endif
71#if CONFIG_SERPROG == 1
72 PROGRAMMER_SERPROG,
73#endif
74#if CONFIG_BUSPIRATE_SPI == 1
75 PROGRAMMER_BUSPIRATE_SPI,
76#endif
77#if CONFIG_DEDIPROG == 1
78 PROGRAMMER_DEDIPROG,
79#endif
80#if CONFIG_RAYER_SPI == 1
81 PROGRAMMER_RAYER_SPI,
82#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000083#if CONFIG_PONY_SPI == 1
84 PROGRAMMER_PONY_SPI,
85#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000086#if CONFIG_NICINTEL == 1
87 PROGRAMMER_NICINTEL,
88#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000089#if CONFIG_NICINTEL_SPI == 1
90 PROGRAMMER_NICINTEL_SPI,
91#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000092#if CONFIG_NICINTEL_EEPROM == 1
93 PROGRAMMER_NICINTEL_EEPROM,
94#endif
Mark Marshall90021f22010-12-03 14:48:11 +000095#if CONFIG_OGP_SPI == 1
96 PROGRAMMER_OGP_SPI,
97#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000098#if CONFIG_SATAMV == 1
99 PROGRAMMER_SATAMV,
100#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000101#if CONFIG_LINUX_SPI == 1
102 PROGRAMMER_LINUX_SPI,
103#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000104#if CONFIG_USBBLASTER_SPI == 1
105 PROGRAMMER_USBBLASTER_SPI,
106#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000107#if CONFIG_MSTARDDC_SPI == 1
108 PROGRAMMER_MSTARDDC_SPI,
109#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000110#if CONFIG_PICKIT2_SPI == 1
111 PROGRAMMER_PICKIT2_SPI,
112#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000113#if CONFIG_CH341A_SPI == 1
114 PROGRAMMER_CH341A_SPI,
115#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000116 PROGRAMMER_INVALID /* This must always be the last entry. */
117};
118
Stefan Tauneraf358d62012-12-27 18:40:26 +0000119enum programmer_type {
120 PCI = 1, /* to detect uninitialized values */
121 USB,
122 OTHER,
123};
124
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000125struct dev_entry {
126 uint16_t vendor_id;
127 uint16_t device_id;
128 const enum test_state status;
129 const char *vendor_name;
130 const char *device_name;
131};
132
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000133struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000134 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000135 const enum programmer_type type;
136 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000137 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000138 const char *const note;
139 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000140
141 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142
Stefan Tauner305e0b92013-07-17 23:46:44 +0000143 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000144 void (*unmap_flash_region) (void *virt_addr, size_t len);
145
Stefan Taunerf80419c2014-05-02 15:41:42 +0000146 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000147};
148
149extern const struct programmer_entry programmer_table[];
150
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000151int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000152int programmer_shutdown(void);
153
154enum bitbang_spi_master_type {
155 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
156#if CONFIG_RAYER_SPI == 1
157 BITBANG_SPI_MASTER_RAYER,
158#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000159#if CONFIG_PONY_SPI == 1
160 BITBANG_SPI_MASTER_PONY,
161#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000162#if CONFIG_NICINTEL_SPI == 1
163 BITBANG_SPI_MASTER_NICINTEL,
164#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000165#if CONFIG_INTERNAL == 1
166#if defined(__i386__) || defined(__x86_64__)
167 BITBANG_SPI_MASTER_MCP,
168#endif
169#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000170#if CONFIG_OGP_SPI == 1
171 BITBANG_SPI_MASTER_OGP,
172#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000173};
174
175struct bitbang_spi_master {
176 enum bitbang_spi_master_type type;
177
178 /* Note that CS# is active low, so val=0 means the chip is active. */
179 void (*set_cs) (int val);
180 void (*set_sck) (int val);
181 void (*set_mosi) (int val);
182 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000183 void (*request_bus) (void);
184 void (*release_bus) (void);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000185 /* Length of half a clock period in usecs. */
186 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000187};
188
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000189#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000190struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000191
192/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000193// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000194extern struct pci_access *pacc;
195int pci_init_common(void);
196uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
197struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
198/* rpci_write_* are reversible writes. The original PCI config space register
199 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400200 * To clone the pci_dev instances internally, the `pacc` global
201 * variable has to reference a pci_access method that is compatible
202 * with the given pci_dev handle. The referenced pci_access (not
203 * the variable) has to stay valid until the shutdown handlers are
204 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000205 */
206int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
207int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
208int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
209#endif
210
211#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000212struct penable {
213 uint16_t vendor_id;
214 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000215 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000216 const char *vendor_name;
217 const char *device_name;
218 int (*doit) (struct pci_dev *dev, const char *name);
219};
220
221extern const struct penable chipset_enables[];
222
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000223enum board_match_phase {
224 P1,
225 P2,
226 P3
227};
228
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000229struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000230 /* Any device, but make it sensible, like the ISA bridge. */
231 uint16_t first_vendor;
232 uint16_t first_device;
233 uint16_t first_card_vendor;
234 uint16_t first_card_device;
235
236 /* Any device, but make it sensible, like
237 * the host bridge. May be NULL.
238 */
239 uint16_t second_vendor;
240 uint16_t second_device;
241 uint16_t second_card_vendor;
242 uint16_t second_card_device;
243
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000244 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000245 const char *dmi_pattern;
246
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000247 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000248 const char *lb_vendor;
249 const char *lb_part;
250
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000251 enum board_match_phase phase;
252
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000253 const char *vendor_name;
254 const char *board_name;
255
256 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000257 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000258 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000259};
260
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000261extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000262
263struct board_info {
264 const char *vendor;
265 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000266 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000267#ifdef CONFIG_PRINT_WIKI
268 const char *url;
269 const char *note;
270#endif
271};
272
273extern const struct board_info boards_known[];
274extern const struct board_info laptops_known[];
275#endif
276
277/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000278void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000279void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000280void internal_sleep(unsigned int usecs);
281void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000282
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000283#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000284/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000285int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000286int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000287void w836xx_ext_enter(uint16_t port);
288void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000289void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000290int it8705f_write_enable(uint8_t port);
291uint8_t sio_read(uint16_t port, uint8_t reg);
292void sio_write(uint16_t port, uint8_t reg, uint8_t data);
293void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000294void board_handle_before_superio(void);
295void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000296int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000297
298/* chipset_enable.c */
299int chipset_flash_enable(void);
300
301/* processor_enable.c */
302int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000303#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000304
305/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000306void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000307void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000308void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000309void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000310void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000311void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000312#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000313int setup_cpu_msr(int cpu);
314void cleanup_cpu_msr(void);
315
316/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000317int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200318int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000319
320/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000321#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000322extern int has_dmi_support;
323void dmi_init(void);
324int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000325#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000326
327/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000328struct superio {
329 uint16_t vendor;
330 uint16_t port;
331 uint16_t model;
332};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000333extern struct superio superios[];
334extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000335#define SUPERIO_VENDOR_NONE 0x0
336#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000337#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000338#endif
339#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000340struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000341struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
342struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
343 uint16_t card_vendor, uint16_t card_device);
344#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000345int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000346#if CONFIG_INTERNAL == 1
347extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000348extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000349extern int force_boardenable;
350extern int force_boardmismatch;
351void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000352int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000353extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000354int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000355#endif
356
357/* hwaccess.c */
358void mmio_writeb(uint8_t val, void *addr);
359void mmio_writew(uint16_t val, void *addr);
360void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100361uint8_t mmio_readb(const void *addr);
362uint16_t mmio_readw(const void *addr);
363uint32_t mmio_readl(const void *addr);
364void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000365void mmio_le_writeb(uint8_t val, void *addr);
366void mmio_le_writew(uint16_t val, void *addr);
367void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100368uint8_t mmio_le_readb(const void *addr);
369uint16_t mmio_le_readw(const void *addr);
370uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000371#define pci_mmio_writeb mmio_le_writeb
372#define pci_mmio_writew mmio_le_writew
373#define pci_mmio_writel mmio_le_writel
374#define pci_mmio_readb mmio_le_readb
375#define pci_mmio_readw mmio_le_readw
376#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000377void rmmio_writeb(uint8_t val, void *addr);
378void rmmio_writew(uint16_t val, void *addr);
379void rmmio_writel(uint32_t val, void *addr);
380void rmmio_le_writeb(uint8_t val, void *addr);
381void rmmio_le_writew(uint16_t val, void *addr);
382void rmmio_le_writel(uint32_t val, void *addr);
383#define pci_rmmio_writeb rmmio_le_writeb
384#define pci_rmmio_writew rmmio_le_writew
385#define pci_rmmio_writel rmmio_le_writel
386void rmmio_valb(void *addr);
387void rmmio_valw(void *addr);
388void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000389
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000390/* dummyflasher.c */
391#if CONFIG_DUMMY == 1
392int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000393void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000394void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000395#endif
396
397/* nic3com.c */
398#if CONFIG_NIC3COM == 1
399int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000400extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000401#endif
402
403/* gfxnvidia.c */
404#if CONFIG_GFXNVIDIA == 1
405int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000406extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000407#endif
408
409/* drkaiser.c */
410#if CONFIG_DRKAISER == 1
411int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000412extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000413#endif
414
415/* nicrealtek.c */
416#if CONFIG_NICREALTEK == 1
417int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000418extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000419#endif
420
421/* nicnatsemi.c */
422#if CONFIG_NICNATSEMI == 1
423int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000424extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000425#endif
426
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000427/* nicintel.c */
428#if CONFIG_NICINTEL == 1
429int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000430extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000431#endif
432
Idwer Vollering004f4b72010-09-03 18:21:21 +0000433/* nicintel_spi.c */
434#if CONFIG_NICINTEL_SPI == 1
435int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000436extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000437#endif
438
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000439/* nicintel_eeprom.c */
440#if CONFIG_NICINTEL_EEPROM == 1
441int nicintel_ee_init(void);
442extern const struct dev_entry nics_intel_ee[];
443#endif
444
Mark Marshall90021f22010-12-03 14:48:11 +0000445/* ogp_spi.c */
446#if CONFIG_OGP_SPI == 1
447int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000448extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000449#endif
450
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000451/* satamv.c */
452#if CONFIG_SATAMV == 1
453int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000454extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000455#endif
456
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000457/* satasii.c */
458#if CONFIG_SATASII == 1
459int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000460extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000461#endif
462
463/* atahpt.c */
464#if CONFIG_ATAHPT == 1
465int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000466extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000467#endif
468
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000469/* atavia.c */
470#if CONFIG_ATAVIA == 1
471int atavia_init(void);
472void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
473extern const struct dev_entry ata_via[];
474#endif
475
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000476/* atapromise.c */
477#if CONFIG_ATAPROMISE == 1
478int atapromise_init(void);
479void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
480extern const struct dev_entry ata_promise[];
481#endif
482
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000483/* it8212.c */
484#if CONFIG_IT8212 == 1
485int it8212_init(void);
486extern const struct dev_entry devs_it8212[];
487#endif
488
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000489/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000490#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000491int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000492extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000493#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000494
James Lairdc60de0e2013-03-27 13:00:23 +0000495/* usbblaster_spi.c */
496#if CONFIG_USBBLASTER_SPI == 1
497int usbblaster_spi_init(void);
498extern const struct dev_entry devs_usbblasterspi[];
499#endif
500
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000501/* mstarddc_spi.c */
502#if CONFIG_MSTARDDC_SPI == 1
503int mstarddc_spi_init(void);
504#endif
505
Justin Chevrier66e554b2015-02-08 21:58:10 +0000506/* pickit2_spi.c */
507#if CONFIG_PICKIT2_SPI == 1
508int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000509extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000510#endif
511
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000512/* rayer_spi.c */
513#if CONFIG_RAYER_SPI == 1
514int rayer_spi_init(void);
515#endif
516
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000517/* pony_spi.c */
518#if CONFIG_PONY_SPI == 1
519int pony_spi_init(void);
520#endif
521
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000522/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000523int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000524
525/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000526#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000527int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000528#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000529
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000530/* linux_spi.c */
531#if CONFIG_LINUX_SPI == 1
532int linux_spi_init(void);
533#endif
534
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000535/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000536#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000537int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000538extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000539#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000540
Urja Rannikko0870b022016-01-31 22:10:29 +0000541/* ch341a_spi.c */
542#if CONFIG_CH341A_SPI == 1
543int ch341a_spi_init(void);
544void ch341a_spi_delay(unsigned int usecs);
545extern const struct dev_entry devs_ch341a_spi[];
546#endif
547
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000548/* flashrom.c */
549struct decode_sizes {
550 uint32_t parallel;
551 uint32_t lpc;
552 uint32_t fwh;
553 uint32_t spi;
554};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000555// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000556extern struct decode_sizes max_rom_decode;
557extern int programmer_may_write;
558extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000559unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000560char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000561
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000562/* spi.c */
563enum spi_controller {
564 SPI_CONTROLLER_NONE,
565#if CONFIG_INTERNAL == 1
566#if defined(__i386__) || defined(__x86_64__)
567 SPI_CONTROLLER_ICH7,
568 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000569 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000570 SPI_CONTROLLER_IT87XX,
571 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000572 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000573 SPI_CONTROLLER_VIA,
574 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000575#endif
576#endif
577#if CONFIG_FT2232_SPI == 1
578 SPI_CONTROLLER_FT2232,
579#endif
580#if CONFIG_DUMMY == 1
581 SPI_CONTROLLER_DUMMY,
582#endif
583#if CONFIG_BUSPIRATE_SPI == 1
584 SPI_CONTROLLER_BUSPIRATE,
585#endif
586#if CONFIG_DEDIPROG == 1
587 SPI_CONTROLLER_DEDIPROG,
588#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000589#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000590 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000591#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000592#if CONFIG_LINUX_SPI == 1
593 SPI_CONTROLLER_LINUX,
594#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000595#if CONFIG_SERPROG == 1
596 SPI_CONTROLLER_SERPROG,
597#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000598#if CONFIG_USBBLASTER_SPI == 1
599 SPI_CONTROLLER_USBBLASTER,
600#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000601#if CONFIG_MSTARDDC_SPI == 1
602 SPI_CONTROLLER_MSTARDDC,
603#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000604#if CONFIG_PICKIT2_SPI == 1
605 SPI_CONTROLLER_PICKIT2,
606#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000607#if CONFIG_CH341A_SPI == 1
608 SPI_CONTROLLER_CH341A_SPI,
609#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000610};
Michael Karcher62797512011-05-11 17:07:02 +0000611
612#define MAX_DATA_UNSPECIFIED 0
613#define MAX_DATA_READ_UNLIMITED 64 * 1024
614#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100615
616#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
617
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000618struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000619 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100620 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000621 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
622 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000623 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000624 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000625 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000626
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000627 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000628 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000629 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
630 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000631 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000632};
633
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000634int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000635 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000636int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000637int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000638int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
639int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000640int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000641
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000642/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000643enum ich_chipset {
644 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000645 CHIPSET_ICH,
646 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000647 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000648 CHIPSET_POULSBO, /* SCH U* */
649 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
650 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000651 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000652 CHIPSET_ICH8,
653 CHIPSET_ICH9,
654 CHIPSET_ICH10,
655 CHIPSET_5_SERIES_IBEX_PEAK,
656 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000657 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000658 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000659 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000660 CHIPSET_8_SERIES_LYNX_POINT_LP,
661 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000662 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100663 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100664 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700665 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000666};
667
Stefan Tauner2abab942012-04-27 20:41:23 +0000668/* ichspi.c */
669#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200670int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
671int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000672
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000673/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000674int amd_imc_shutdown(struct pci_dev *dev);
675
David Hendricks4e748392011-02-28 23:58:15 +0000676/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000677int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000678
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000679/* it87spi.c */
680void enter_conf_mode_ite(uint16_t port);
681void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000682void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000683int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000684
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000685/* mcp6x_spi.c */
686int mcp6x_spi_init(int want_spi);
687
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000688/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000689int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000690
691/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000692int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000693#endif
694
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000695/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000696struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000697 int max_data_read;
698 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000699 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000700 int (*probe) (struct flashctx *flash);
701 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000702 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000703 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000704 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000705};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000706int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000707
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000708/* programmer.c */
709int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000710void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000711void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000712void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
713void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
714void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000715void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000716uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
717uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
718void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000719struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000720 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
721 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
722 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000723 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000724 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
725 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
726 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
727 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000728 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000729};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000730int register_par_master(const struct par_master *mst, const enum chipbustype buses);
731struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000732 enum chipbustype buses_supported;
733 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000734 struct par_master par;
735 struct spi_master spi;
736 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000737 };
738};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000739extern struct registered_master registered_masters[];
740extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000741int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000742
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000743/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000744#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000745int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000746void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000747void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000748#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000749
750/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000751#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000752typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000753#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000754#else
755typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000756#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000757#endif
758
759void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000760fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000761extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600762int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000763int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000764int serialport_write(const unsigned char *buf, unsigned int writecnt);
765int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000766int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000767int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000768
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000769/* Serial port/pin mapping:
770
771 1 CD <-
772 2 RXD <-
773 3 TXD ->
774 4 DTR ->
775 5 GND --
776 6 DSR <-
777 7 RTS ->
778 8 CTS <-
779 9 RI <-
780*/
781enum SP_PIN {
782 PIN_CD = 1,
783 PIN_RXD,
784 PIN_TXD,
785 PIN_DTR,
786 PIN_GND,
787 PIN_DSR,
788 PIN_RTS,
789 PIN_CTS,
790 PIN_RI,
791};
792
793void sp_set_pin(enum SP_PIN pin, int val);
794int sp_get_pin(enum SP_PIN pin);
795
Nico Huber1cf407b2017-11-10 20:18:23 +0100796/* spi_master feature checks */
797static inline bool spi_master_4ba(const struct flashctx *const flash)
798{
799 return flash->mst->buses_supported & BUS_SPI &&
800 flash->mst->spi.features & SPI_MASTER_4BA;
801}
802
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000803#endif /* !__PROGRAMMER_H__ */