blob: 402fa5db367fa8d1e4c9e4ff68619ff17d14e654 [file] [log] [blame]
Stefan Tauner4c723152016-01-14 22:47:55 +00001.\" Load the www device when using groff; provide a fallback for groff's MTO macro that formats email addresses.
2.ie \n[.g] \
3. mso www.tmac
Stefan Tauner0be072c2016-03-13 15:16:30 +00004.el \{
5. de MTO
6 \\$2 \(la\\$1 \(ra\\$3 \
Stefan Tauner4c723152016-01-14 22:47:55 +00007. .
Stefan Tauner0be072c2016-03-13 15:16:30 +00008.\}
Stefan Tauner4c723152016-01-14 22:47:55 +00009.\" Create wrappers for .MTO and .URL that print only text on systems w/o groff or if not outputting to a HTML
10.\" device. To that end we need to distinguish HTML output on groff from other configurations first.
11.nr groffhtml 0
12.if \n[.g] \
13. if "\*[.T]"html" \
14. nr groffhtml 1
15.\" For code reuse it would be nice to have a single wrapper that gets its target macro as parameter.
16.\" However, this did not work out with NetBSD's and OpenBSD's groff...
17.de URLB
18. ie (\n[groffhtml]==1) \{\
19. URL \\$@
20. \}
21. el \{\
22. ie "\\$2"" \{\
23. BR "\\$1" "\\$3"
24. \}
25. el \{\
26. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
27. \}
28. \}
29..
30.de MTOB
31. ie (\n[groffhtml]==1) \{\
32. MTO \\$@
33. \}
34. el \{\
35. ie "\\$2"" \{\
36. BR "\\$1" "\\$3"
37. \}
38. el \{\
39. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
40. \}
41. \}
42..
Richard Hughesdad3a162020-02-17 09:57:01 +000043.TH FLASHROM 8 "@MAN_DATE@" "flashrom-stable-@VERSION@" "@MAN_DATE@"
Stefan Reinauer261144c2006-07-27 23:29:02 +000044.SH NAME
Uwe Hermann530cb2d2009-05-14 22:58:21 +000045flashrom \- detect, read, write, verify and erase flash chips
Stefan Reinauer261144c2006-07-27 23:29:02 +000046.SH SYNOPSIS
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100047.B flashrom \fR[\fB\-h\fR|\fB\-R\fR|\fB\-L\fR|\fB\-z\fR|
48 \fB\-p\fR <programmername>[:<parameters>] [\fB\-c\fR <chipname>]
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +100049 (\fB\-\-flash\-name\fR|\fB\-\-flash\-size\fR|
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100050 [\fB\-E\fR|\fB\-r\fR <file>|\fB\-w\fR <file>|\fB\-v\fR <file>]
51 [(\fB\-l\fR <file>|\fB\-\-ifd|\fB \-\-fmap\fR|\fB\-\-fmap-file\fR <file>) [\fB\-i\fR <image>]]
52 [\fB\-n\fR] [\fB\-N\fR] [\fB\-f\fR])]
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +000053 [\fB\-V\fR[\fBV\fR[\fBV\fR]]] [\fB-o\fR <logfile>]
Stefan Reinauer261144c2006-07-27 23:29:02 +000054.SH DESCRIPTION
55.B flashrom
Uwe Hermanne8ba5382009-05-22 11:37:27 +000056is a utility for detecting, reading, writing, verifying and erasing flash
Uwe Hermann530cb2d2009-05-14 22:58:21 +000057chips. It's often used to flash BIOS/EFI/coreboot/firmware images in-system
Uwe Hermann941a2732011-07-25 21:12:57 +000058using a supported mainboard. However, it also supports various external
59PCI/USB/parallel-port/serial-port based devices which can program flash chips,
60including some network cards (NICs), SATA/IDE controller cards, graphics cards,
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +000061the Bus Pirate device, various FTDI FT2232/FT4232H/FT232H based USB devices, and more.
Uwe Hermanne74b9f82009-04-10 14:41:29 +000062.PP
Uwe Hermann9ff514d2010-06-07 19:41:25 +000063It supports a wide range of DIP32, PLCC32, DIP8, SO8/SOIC8, TSOP32, TSOP40,
Uwe Hermann941a2732011-07-25 21:12:57 +000064TSOP48, and BGA chips, which use various protocols such as LPC, FWH,
65parallel flash, or SPI.
Stefan Reinauer261144c2006-07-27 23:29:02 +000066.SH OPTIONS
Uwe Hermann9ff514d2010-06-07 19:41:25 +000067You can specify one of
68.BR \-h ", " \-R ", " \-L ", " \-z ", " \-E ", " \-r ", " \-w ", " \-v
69or no operation.
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000070If no operation is specified, flashrom will only probe for flash chips. It is
Michael Karcher31fd8252010-03-12 06:41:39 +000071recommended that if you try flashrom the first time on a system, you run it
Uwe Hermann941a2732011-07-25 21:12:57 +000072in probe-only mode and check the output. Also you are advised to make a
Uwe Hermann9ff514d2010-06-07 19:41:25 +000073backup of your current ROM contents with
74.B \-r
Stefan Taunere34e3e82013-01-01 00:06:51 +000075before you try to write a new image. All operations involving any chip access (probe/read/write/...) require the
76.B -p/--programmer
77option to be used (please see below).
Stefan Reinauerde063bf2006-09-21 13:09:22 +000078.TP
Uwe Hermanne74b9f82009-04-10 14:41:29 +000079.B "\-r, \-\-read <file>"
80Read flash ROM contents and save them into the given
81.BR <file> .
Uwe Hermann941a2732011-07-25 21:12:57 +000082If the file already exists, it will be overwritten.
Stefan Reinauerde063bf2006-09-21 13:09:22 +000083.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -060084.B "\-w, \-\-write (<file>|-)"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000085Write
86.B <file>
Daniel Campellod12b6bc2022-03-14 11:43:16 -060087into flash ROM. If
88.B -
89is provided instead, contents will be read from stdin. This will first automatically
Uwe Hermann9ff514d2010-06-07 19:41:25 +000090.B erase
91the chip, then write to it.
Stefan Taunerac54fbe2011-07-21 19:52:00 +000092.sp
93In the process the chip is also read several times. First an in-memory backup
94is made for disaster recovery and to be able to skip regions that are
95already equal to the image file. This copy is updated along with the write
96operation. In case of erase errors it is even re-read completely. After
97writing has finished and if verification is enabled, the whole flash chip is
98read out and compared with the input image.
Stefan Reinauerde063bf2006-09-21 13:09:22 +000099.TP
Uwe Hermannea07f622009-06-24 17:31:08 +0000100.B "\-n, \-\-noverify"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000101Skip the automatic verification of flash ROM contents after writing. Using this
Uwe Hermannea07f622009-06-24 17:31:08 +0000102option is
103.B not
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000104recommended, you should only use it if you know what you are doing and if you
Uwe Hermannea07f622009-06-24 17:31:08 +0000105feel that the time for verification takes too long.
106.sp
107Typical usage is:
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000108.B "flashrom \-p prog \-n \-w <file>"
Uwe Hermannea07f622009-06-24 17:31:08 +0000109.sp
110This option is only useful in combination with
111.BR \-\-write .
112.TP
Nico Huber99d15952016-05-02 16:54:24 +0200113.B "\-N, \-\-noverify-all"
114Skip not included regions during automatic verification after writing (cf.
115.BR "\-l " "and " "\-i" ).
116You should only use this option if you are sure that communication with
117the flash chip is reliable (e.g. when using the
118.BR internal
119programmer). Even if flashrom is instructed not to touch parts of the
120flash chip, their contents could be damaged (e.g. due to misunderstood
121erase commands).
122.sp
123This option is required to flash an Intel system with locked ME flash
124region using the
125.BR internal
126programmer. It may be enabled by default in this case in the future.
127.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600128.B "\-v, \-\-verify (<file>|-)"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000129Verify the flash ROM contents against the given
130.BR <file> .
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600131If
132.BR -
133is provided instead, contents will be read from stdin.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000134.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000135.B "\-E, \-\-erase"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000136Erase the flash ROM chip.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000137.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000138.B "\-V, \-\-verbose"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000139More verbose output. This option can be supplied multiple times
Stefan Taunereebeb532011-08-04 17:40:25 +0000140(max. 3 times, i.e.
141.BR \-VVV )
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000142for even more debug output.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000143.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000144.B "\-c, \-\-chip" <chipname>
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000145Probe only for the specified flash ROM chip. This option takes the chip name as
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000146printed by
147.B "flashrom \-L"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000148without the vendor name as parameter. Please note that the chip name is
149case sensitive.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000150.TP
Joerg Mayer645c6df2010-03-13 14:47:48 +0000151.B "\-f, \-\-force"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000152Force one or more of the following actions:
Joerg Mayer645c6df2010-03-13 14:47:48 +0000153.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000154* Force chip read and pretend the chip is there.
155.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000156* Force chip access even if the chip is bigger than the maximum supported \
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000157size for the flash bus.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000158.sp
159* Force erase even if erase is known bad.
160.sp
161* Force write even if write is known bad.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000162.TP
163.B "\-l, \-\-layout <file>"
164Read ROM layout from
165.BR <file> .
Uwe Hermann87c07932009-05-05 16:15:46 +0000166.sp
167flashrom supports ROM layouts. This allows you to flash certain parts of
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000168the flash chip only. A ROM layout file contains multiple lines with the
169following syntax:
170.sp
171.B " startaddr:endaddr imagename"
172.sp
173.BR "startaddr " "and " "endaddr "
174are hexadecimal addresses within the ROM file and do not refer to any
175physical address. Please note that using a 0x prefix for those hexadecimal
176numbers is not necessary, but you can't specify decimal/octal numbers.
177.BR "imagename " "is an arbitrary name for the region/image from"
178.BR " startaddr " "to " "endaddr " "(both addresses included)."
179.sp
180Example:
Uwe Hermann87c07932009-05-05 16:15:46 +0000181.sp
182 00000000:00008fff gfxrom
183 00009000:0003ffff normal
184 00040000:0007ffff fallback
185.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000186If you only want to update the image named
187.BR "normal " "in a ROM based on the layout above, run"
Uwe Hermann87c07932009-05-05 16:15:46 +0000188.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000189.B " flashrom \-p prog \-\-layout rom.layout \-\-image normal \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000190.sp
Stefan Taunere34e3e82013-01-01 00:06:51 +0000191To update only the images named
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000192.BR "normal " "and " "fallback" ", run:"
Uwe Hermann87c07932009-05-05 16:15:46 +0000193.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000194.B " flashrom \-p prog \-l rom.layout \-i normal -i fallback \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000195.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000196Overlapping sections are not supported.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000197.TP
Arthur Heymansc82900b2018-01-10 12:48:16 +0100198.B "\-\-fmap"
199Read layout from fmap in flash chip.
200.sp
201flashrom supports the fmap binary format which is commonly used by coreboot
202for partitioning a flash chip. The on-chip fmap will be read and used to generate
203the layout.
204.sp
205If you only want to update the
206.BR "COREBOOT"
207region defined in the fmap, run
208.sp
209.B " flashrom -p prog \-\-fmap \-\-image COREBOOT \-w some.rom"
210.TP
211.B "\-\-fmap-file <file>"
212Read layout from a
213.BR <file>
214containing binary fmap (e.g. coreboot roms).
215.sp
216flashrom supports the fmap binary format which is commonly used by coreboot
217for partitioning a flash chip. The fmap in the specified file will be read and
218used to generate the layout.
219.sp
220If you only want to update the
221.BR "COREBOOT"
222region defined in the binary fmap file, run
223.sp
224.B " flashrom \-p prog \-\-fmap-file some.rom \-\-image COREBOOT \-w some.rom"
225.TP
Nico Huber305f4172013-06-14 11:55:26 +0200226.B "\-\-ifd"
227Read ROM layout from Intel Firmware Descriptor.
228.sp
229flashrom supports ROM layouts given by an Intel Firmware Descriptor
230(IFD). The on-chip descriptor will be read and used to generate the
231layout. If you need to change the layout, you have to update the IFD
232only first.
233.sp
234The following ROM images may be present in an IFD:
235.sp
236 fd the IFD itself
237 bios the host firmware aka. BIOS
238 me Intel Management Engine firmware
239 gbe gigabit ethernet firmware
240 pd platform specific data
241.TP
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000242.B "\-i, \-\-image <imagename>"
243Only flash region/image
244.B <imagename>
Uwe Hermann67808fe2007-10-18 00:29:05 +0000245from flash layout.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000246.TP
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +1000247.B "\-\-flash\-name"
248Prints out the detected flash chips name.
249.TP
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +1000250.B "\-\-flash\-size"
251Prints out the detected flash chips size.
252.TP
Michael Niewöhner96cc5d32021-09-21 17:37:32 +0200253.B "\-\-flash\-contents <ref\-file>"
254The file contents of
255.BR <ref\-file>
256will be used to decide which parts of the flash need to be written. Providing
257this saves an initial read of the full flash chip. Be careful, if the provided
258data doesn't actually match the flash contents, results are undefined.
259.TP
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000260.B "\-L, \-\-list\-supported"
Uwe Hermann941a2732011-07-25 21:12:57 +0000261List the flash chips, chipsets, mainboards, and external programmers
262(including PCI, USB, parallel port, and serial port based devices)
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000263supported by flashrom.
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000264.sp
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000265There are many unlisted boards which will work out of the box, without
266special support in flashrom. Please let us know if you can verify that
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000267other boards work or do not work out of the box.
268.sp
269.B IMPORTANT:
270For verification you have
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000271to test an ERASE and/or WRITE operation, so make sure you only do that
272if you have proper means to recover from failure!
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000273.TP
Uwe Hermann20a293f2009-06-19 10:42:43 +0000274.B "\-z, \-\-list\-supported-wiki"
275Same as
276.BR \-\-list\-supported ,
277but outputs the supported hardware in MediaWiki syntax, so that it can be
Stefan Tauner4c723152016-01-14 22:47:55 +0000278easily pasted into the
279.URLB https://flashrom.org/Supported_hardware "supported hardware wiki page" .
Uwe Hermann941a2732011-07-25 21:12:57 +0000280Please note that MediaWiki output is not compiled in by default.
Uwe Hermann20a293f2009-06-19 10:42:43 +0000281.TP
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000282.B "\-p, \-\-programmer <name>[:parameter[,parameter[,parameter]]]"
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000283Specify the programmer device. This is mandatory for all operations
284involving any chip access (probe/read/write/...). Currently supported are:
Carl-Daniel Hailfingerce986772009-05-09 00:27:07 +0000285.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000286.BR "* internal" " (for in-system flashing in the mainboard)"
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000287.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000288.BR "* dummy" " (virtual programmer for testing flashrom)"
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000289.sp
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000290.BR "* nic3com" " (for flash ROMs on 3COM network cards)"
291.sp
Sergey Lichack98f47102012-08-27 01:24:15 +0000292.BR "* nicrealtek" " (for flash ROMs on Realtek and SMC 1211 network cards)"
Uwe Hermann829ed842010-05-24 17:39:14 +0000293.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000294.BR "* nicnatsemi" " (for flash ROMs on National Semiconductor DP838* network \
295cards)"
296.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000297.BR "* nicintel" " (for parallel flash ROMs on Intel 10/100Mbit network cards)
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000298.sp
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000299.BR "* gfxnvidia" " (for flash ROMs on NVIDIA graphics cards)"
300.sp
TURBO Jb0912c02009-09-02 23:00:46 +0000301.BR "* drkaiser" " (for flash ROMs on Dr. Kaiser PC-Waechter PCI cards)"
302.sp
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000303.BR "* satasii" " (for flash ROMs on Silicon Image SATA/IDE controllers)"
304.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000305.BR "* satamv" " (for flash ROMs on Marvell SATA controllers)"
306.sp
Uwe Hermannddd5c9e2010-02-21 21:17:00 +0000307.BR "* atahpt" " (for flash ROMs on Highpoint ATA/RAID controllers)"
308.sp
Stefan Tauner4f094752014-06-01 22:36:30 +0000309.BR "* atavia" " (for flash ROMs on VIA VT6421A SATA controllers)"
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000310.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000311.BR "* atapromise" " (for flash ROMs on Promise PDC2026x ATA/RAID controllers)"
312.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000313.BR "* it8212" " (for flash ROMs on ITE IT8212F ATA/RAID controller)"
314.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000315.BR "* ft2232_spi" " (for SPI flash ROMs attached to an FT2232/FT4232H/FT232H family based USB SPI programmer).
Paul Fox05dfbe62009-06-16 21:08:06 +0000316.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000317.BR "* serprog" " (for flash ROMs attached to a programmer speaking serprog, \
Stefan Tauner0be072c2016-03-13 15:16:30 +0000318including some Arduino-based devices)."
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000319.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000320.BR "* buspirate_spi" " (for SPI flash ROMs attached to a Bus Pirate)"
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000321.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000322.BR "* dediprog" " (for SPI flash ROMs attached to a Dediprog SF100)"
323.sp
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000324.BR "* rayer_spi" " (for SPI flash ROMs attached to a parallel port by one of various cable types)"
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000325.sp
Michael Karchere5449392012-05-05 20:53:59 +0000326.BR "* pony_spi" " (for SPI flash ROMs attached to a SI-Prog serial port "
327bitbanging adapter)
328.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000329.BR "* nicintel_spi" " (for SPI flash ROMs on Intel Gigabit network cards)"
Idwer Vollering004f4b72010-09-03 18:21:21 +0000330.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000331.BR "* ogp_spi" " (for SPI flash ROMs on Open Graphics Project graphics card)"
Mark Marshall90021f22010-12-03 14:48:11 +0000332.sp
David Hendricksf9a30552015-05-23 20:30:30 -0700333.BR "* linux_mtd" " (for SPI flash ROMs accessible via /dev/mtdX on Linux)"
334.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +0000335.BR "* linux_spi" " (for SPI flash ROMs accessible via /dev/spidevX.Y on Linux)"
336.sp
James Lairdc60de0e2013-03-27 13:00:23 +0000337.BR "* usbblaster_spi" " (for SPI flash ROMs attached to an Altera USB-Blaster compatible cable)"
338.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000339.BR "* nicintel_eeprom" " (for SPI EEPROMs on Intel Gigabit network cards)"
340.sp
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000341.BR "* mstarddc_spi" " (for SPI flash ROMs accessible through DDC in MSTAR-equipped displays)"
342.sp
Justin Chevrier66e554b2015-02-08 21:58:10 +0000343.BR "* pickit2_spi" " (for SPI flash ROMs accessible via Microchip PICkit2)"
344.sp
Urja Rannikko0870b022016-01-31 22:10:29 +0000345.BR "* ch341a_spi" " (for SPI flash ROMs attached to WCH CH341A)"
346.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100347.BR "* digilent_spi" " (for SPI flash ROMs attached to iCEblink40 development boards)"
348.sp
Marc Schink3578ec62016-03-17 16:23:03 +0100349.BR "* jlink_spi" " (for SPI flash ROMs attached to SEGGER J-Link and compatible devices)"
350.sp
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100351.BR "* ni845x_spi" " (for SPI flash ROMs attached to National Instruments USB-8451 or USB-8452)"
352.sp
Miklós Márton324929c2019-08-01 19:14:10 +0200353.BR "* stlinkv3_spi" " (for SPI flash ROMs attached to STMicroelectronics STLINK V3 devices)"
354.sp
Jean THOMASe28d8e42022-10-11 17:54:30 +0200355.BR "* dirtyjtag_spi" " (for SPI flash ROMs attached to DirtyJTAG-compatible devices)"
356.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000357Some programmers have optional or mandatory parameters which are described
358in detail in the
Stefan Tauner6697f712014-08-06 15:09:15 +0000359.B PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000360section. Support for some programmers can be disabled at compile time.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000361.B "flashrom \-h"
Michael Karchere5eafb22010-03-07 12:11:08 +0000362lists all supported programmers.
363.TP
364.B "\-h, \-\-help"
365Show a help text and exit.
366.TP
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000367.B "\-o, \-\-output <logfile>"
368Save the full debug log to
369.BR <logfile> .
370If the file already exists, it will be overwritten. This is the recommended
371way to gather logs from flashrom because they will be verbose even if the
Stefan Tauner6697f712014-08-06 15:09:15 +0000372on-screen messages are not verbose and don't require output redirection.
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000373.TP
Michael Karchere5eafb22010-03-07 12:11:08 +0000374.B "\-R, \-\-version"
375Show version information and exit.
Stefan Tauner6697f712014-08-06 15:09:15 +0000376.SH PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000377Some programmer drivers accept further parameters to set programmer-specific
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000378parameters. These parameters are separated from the programmer name by a
Michael Karchere5eafb22010-03-07 12:11:08 +0000379colon. While some programmers take arguments at fixed positions, other
380programmers use a key/value interface in which the key and value is separated
381by an equal sign and different pairs are separated by a comma or a colon.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000382.SS
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000383.BR "internal " programmer
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000384.TP
385.B Board Enables
386.sp
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000387Some mainboards require to run mainboard specific code to enable flash erase
388and write support (and probe support on old systems with parallel flash).
389The mainboard brand and model (if it requires specific code) is usually
390autodetected using one of the following mechanisms: If your system is
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000391running coreboot, the mainboard type is determined from the coreboot table.
392Otherwise, the mainboard is detected by examining the onboard PCI devices
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000393and possibly DMI info. If PCI and DMI do not contain information to uniquely
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000394identify the mainboard (which is the exception), or if you want to override
395the detected mainboard model, you can specify the mainboard using the
396.sp
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000397.B " flashrom \-p internal:mainboard=<vendor>:<board>"
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000398syntax.
399.sp
400See the 'Known boards' or 'Known laptops' section in the output
401of 'flashrom \-L' for a list of boards which require the specification of
402the board name, if no coreboot table is found.
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000403.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000404Some of these board-specific flash enabling functions (called
405.BR "board enables" )
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000406in flashrom have not yet been tested. If your mainboard is detected needing
407an untested board enable function, a warning message is printed and the
408board enable is not executed, because a wrong board enable function might
409cause the system to behave erratically, as board enable functions touch the
410low-level internals of a mainboard. Not executing a board enable function
411(if one is needed) might cause detection or erasing failure. If your board
412protects only part of the flash (commonly the top end, called boot block),
413flashrom might encounter an error only after erasing the unprotected part,
414so running without the board-enable function might be dangerous for erase
415and write (which includes erase).
416.sp
417The suggested procedure for a mainboard with untested board specific code is
418to first try to probe the ROM (just invoke flashrom and check that it
419detects your flash chip type) without running the board enable code (i.e.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000420without any parameters). If it finds your chip, fine. Otherwise, retry
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000421probing your chip with the board-enable code running, using
422.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000423.B " flashrom \-p internal:boardenable=force"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000424.sp
425If your chip is still not detected, the board enable code seems to be broken
426or the flash chip unsupported. Otherwise, make a backup of your current ROM
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000427contents (using
428.BR \-r )
429and store it to a medium outside of your computer, like
430a USB drive or a network share. If you needed to run the board enable code
Stefan Taunereb582572012-09-21 12:52:50 +0000431already for probing, use it for reading too.
Martin Rothf6c1cb12022-03-15 10:55:25 -0600432If reading succeeds and the contents of the read file look legit you can try to write the new image.
Stefan Taunereb582572012-09-21 12:52:50 +0000433You should enable the board enable code in any case now, as it
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000434has been written because it is known that writing/erasing without the board
435enable is going to fail. In any case (success or failure), please report to
436the flashrom mailing list, see below.
437.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000438.TP
439.B Coreboot
440.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000441On systems running coreboot, flashrom checks whether the desired image matches
442your mainboard. This needs some special board ID to be present in the image.
443If flashrom detects that the image you want to write and the current board
444do not match, it will refuse to write the image unless you specify
445.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000446.B " flashrom \-p internal:boardmismatch=force"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000447.TP
448.B ITE IT87 Super I/O
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000449.sp
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000450If your mainboard is manufactured by GIGABYTE and supports DualBIOS it is very likely that it uses an
451ITE IT87 series Super I/O to switch between the two flash chips. Only one of them can be accessed at a time
452and you can manually select which one to use with the
453.sp
454.B " flashrom \-p internal:dualbiosindex=chip"
455.sp
456syntax where
457.B chip
458is the index of the chip to use (0 = main, 1 = backup). You can check which one is currently selected by
459leaving out the
460.B chip
461parameter.
462.sp
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000463If your mainboard uses an ITE IT87 series Super I/O for LPC<->SPI flash bus
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000464translation, flashrom should autodetect that configuration. If you want to
465set the I/O base port of the IT87 series SPI controller manually instead of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000466using the value provided by the BIOS, use the
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000467.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000468.B " flashrom \-p internal:it87spiport=portnum"
469.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000470syntax where
471.B portnum
472is the I/O port number (must be a multiple of 8). In the unlikely case
473flashrom doesn't detect an active IT87 LPC<->SPI bridge, please send a bug
474report so we can diagnose the problem.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000475.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000476.TP
Rudolf Marek70e14592013-07-25 22:58:56 +0000477.B AMD chipsets
478.sp
479Beginning with the SB700 chipset there is an integrated microcontroller (IMC) based on the 8051 embedded in
480every AMD southbridge. Its firmware resides in the same flash chip as the host's which makes writing to the
481flash risky if the IMC is active. Flashrom tries to temporarily disable the IMC but even then changing the
482contents of the flash can have unwanted effects: when the IMC continues (at the latest after a reboot) it will
483continue executing code from the flash. If the code was removed or changed in an unfortunate way it is
484unpredictable what the IMC will do. Therefore, if flashrom detects an active IMC it will disable write support
485unless the user forces it with the
486.sp
487.B " flashrom \-p internal:amd_imc_force=yes"
488.sp
489syntax. The user is responsible for supplying a suitable image or leaving out the IMC region with the help of
490a layout file. This limitation might be removed in the future when we understand the details better and have
491received enough feedback from users. Please report the outcome if you had to use this option to write a chip.
492.sp
Stefan Tauner21071b02014-05-16 21:39:48 +0000493An optional
494.B spispeed
495parameter specifies the frequency of the SPI bus where applicable (i.e.\& SB600 or later with an SPI flash chip
496directly attached to the chipset).
497Syntax is
498.sp
499.B " flashrom \-p internal:spispeed=frequency"
500.sp
501where
502.B frequency
503can be
504.BR "'16.5\ MHz'" ", " "'22\ MHz'" ", " "'33\ MHz'" ", " "'66\ MHz'" ", " "'100\ MHZ'" ", or " "'800\ kHz'" "."
505Support of individual frequencies depends on the generation of the chipset:
506.sp
507* SB6xx, SB7xx, SP5xxx: from 16.5 MHz up to and including 33 MHz
508.sp
509* SB8xx, SB9xx, Hudson: from 16.5 MHz up to and including 66 MHz
510.sp
511* Yangtze (with SPI 100 engine as found in Kabini and Tamesh): all of them
512.sp
513The default is to use 16.5 MHz and disable Fast Reads.
Rudolf Marek70e14592013-07-25 22:58:56 +0000514.TP
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000515.B Intel chipsets
516.sp
Stefan Tauner50e7c602011-11-08 10:55:54 +0000517If you have an Intel chipset with an ICH8 or later southbridge with SPI flash
Stefan Taunereb582572012-09-21 12:52:50 +0000518attached, and if a valid descriptor was written to it (e.g.\& by the vendor), the
Stefan Tauner50e7c602011-11-08 10:55:54 +0000519chipset provides an alternative way to access the flash chip(s) named
520.BR "Hardware Sequencing" .
521It is much simpler than the normal access method (called
522.BR "Software Sequencing" "),"
523but does not allow the software to choose the SPI commands to be sent.
524You can use the
525.sp
526.B " flashrom \-p internal:ich_spi_mode=value"
527.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000528syntax where
529.BR "value " "can be"
Stefan Tauner50e7c602011-11-08 10:55:54 +0000530.BR auto ", " swseq " or " hwseq .
531By default
532.RB "(or when setting " ich_spi_mode=auto )
Stefan Taunereb582572012-09-21 12:52:50 +0000533the module tries to use swseq and only activates hwseq if need be (e.g.\& if
Stefan Tauner50e7c602011-11-08 10:55:54 +0000534important opcodes are inaccessible due to lockdown; or if more than one flash
535chip is attached). The other options (swseq, hwseq) select the respective mode
536(if possible).
537.sp
Stefan Tauner5210e722012-02-16 01:13:00 +0000538ICH8 and later southbridges may also have locked address ranges of different
539kinds if a valid descriptor was written to it. The flash address space is then
540partitioned in multiple so called "Flash Regions" containing the host firmware,
541the ME firmware and so on respectively. The flash descriptor can also specify up
542to 5 so called "Protected Regions", which are freely chosen address ranges
543independent from the aforementioned "Flash Regions". All of them can be write
Nico Huber7590d1a2016-05-03 13:38:28 +0200544and/or read protected individually.
Stefan Tauner5210e722012-02-16 01:13:00 +0000545.sp
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000546If you have an Intel chipset with an ICH2 or later southbridge and if you want
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000547to set specific IDSEL values for a non-default flash chip or an embedded
548controller (EC), you can use the
549.sp
550.B " flashrom \-p internal:fwh_idsel=value"
551.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000552syntax where
553.B value
554is the 48-bit hexadecimal raw value to be written in the
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000555IDSEL registers of the Intel southbridge. The upper 32 bits use one hex digit
556each per 512 kB range between 0xffc00000 and 0xffffffff, and the lower 16 bits
557use one hex digit each per 1024 kB range between 0xff400000 and 0xff7fffff.
558The rightmost hex digit corresponds with the lowest address range. All address
559ranges have a corresponding sister range 4 MB below with identical IDSEL
560settings. The default value for ICH7 is given in the example below.
561.sp
562Example:
563.B "flashrom \-p internal:fwh_idsel=0x001122334567"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000564.TP
565.B Laptops
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000566.sp
Nico Huber2e50cdc2018-09-23 20:20:26 +0200567Using flashrom on older laptops that don't boot from the SPI bus is
568dangerous and may easily make your hardware unusable (see also the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000569.B BUGS
Nico Huber2e50cdc2018-09-23 20:20:26 +0200570section). The embedded controller (EC) in some
571machines may interact badly with flashing.
Stefan Tauner4c723152016-01-14 22:47:55 +0000572More information is
573.URLB https://flashrom.org/Laptops "in the wiki" .
Nico Huber2e50cdc2018-09-23 20:20:26 +0200574Problems occur when the flash chip is shared between BIOS
575and EC firmware, and the latter does not expect flashrom
576to access the chip. While flashrom tries to change the contents of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000577that memory the EC might need to fetch new instructions or data from it and
578could stop working correctly. Probing for and reading from the chip may also
579irritate your EC and cause fan failure, backlight failure, sudden poweroff, and
Nico Huber2e50cdc2018-09-23 20:20:26 +0200580other nasty effects. flashrom will attempt to detect if it is running on such a
581laptop and limit probing to SPI buses. If you want to probe the LPC bus
582anyway at your own risk, use
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000583.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000584.B " flashrom \-p internal:laptop=force_I_want_a_brick"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000585.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000586We will not help you if you force flashing on a laptop because this is a really
587dumb idea.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000588.sp
589You have been warned.
590.sp
591Currently we rely on the chassis type encoded in the DMI/SMBIOS data to detect
592laptops. Some vendors did not implement those bits correctly or set them to
Nico Huber2e50cdc2018-09-23 20:20:26 +0200593generic and/or dummy values. flashrom will then issue a warning and restrict
594buses like above. In this case you can use
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000595.sp
596.B " flashrom \-p internal:laptop=this_is_not_a_laptop"
597.sp
Stefan Tauner6697f712014-08-06 15:09:15 +0000598to tell flashrom (at your own risk) that it is not running on a laptop.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000599.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000600.BR "dummy " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000601.IP
602The dummy programmer operates on a buffer in memory only. It provides a safe and fast way to test various
603aspects of flashrom and is mainly used in development and while debugging.
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000604It is able to emulate some chips to a certain degree (basic
605identify/read/erase/write operations work).
606.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000607An optional parameter specifies the bus types it
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000608should support. For that you have to use the
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000609.sp
610.B " flashrom \-p dummy:bus=[type[+type[+type]]]"
611.sp
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000612syntax where
613.B type
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000614can be
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000615.BR parallel ", " lpc ", " fwh ", " spi
616in any order. If you specify bus without type, all buses will be disabled.
617If you do not specify bus, all buses will be enabled.
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000618.sp
619Example:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000620.B "flashrom \-p dummy:bus=lpc+fwh"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000621.sp
622The dummy programmer supports flash chip emulation for automated self-tests
623without hardware access. If you want to emulate a flash chip, use the
624.sp
625.B " flashrom \-p dummy:emulate=chip"
626.sp
627syntax where
628.B chip
629is one of the following chips (please specify only the chip name, not the
630vendor):
631.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000632.RB "* ST " M25P10.RES " SPI flash chip (128 kB, RES, page write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000633.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000634.RB "* SST " SST25VF040.REMS " SPI flash chip (512 kB, REMS, byte write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000635.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000636.RB "* SST " SST25VF032B " SPI flash chip (4096 kB, RDID, AAI write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000637.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000638.RB "* Macronix " MX25L6436 " SPI flash chip (8192 kB, RDID, SFDP)"
Stefan Tauner0b9df972012-05-07 22:12:16 +0000639.sp
Sergii Dmytrukd6448932021-12-01 19:21:59 +0200640.RB "* Winbond " W25Q128FV " SPI flash chip (16384 kB, RDID)"
641.sp
Nico Huber4203a472022-05-28 17:28:05 +0200642.RB "* Spansion " S25FL128L " SPI flash chip (16384 kB, RDID)"
643.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000644Example:
645.B "flashrom -p dummy:emulate=SST25VF040.REMS"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000646.TP
647.B Persistent images
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000648.sp
649If you use flash chip emulation, flash image persistence is available as well
650by using the
651.sp
652.B " flashrom \-p dummy:emulate=chip,image=image.rom"
653.sp
654syntax where
655.B image.rom
656is the file where the simulated chip contents are read on flashrom startup and
657where the chip contents on flashrom shutdown are written to.
658.sp
659Example:
660.B "flashrom -p dummy:emulate=M25P10.RES,image=dummy.bin"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000661.TP
662.B SPI write chunk size
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000663.sp
664If you use SPI flash chip emulation for a chip which supports SPI page write
665with the default opcode, you can set the maximum allowed write chunk size with
666the
667.sp
668.B " flashrom \-p dummy:emulate=chip,spi_write_256_chunksize=size"
669.sp
670syntax where
671.B size
Stefan Taunereb582572012-09-21 12:52:50 +0000672is the number of bytes (min.\& 1, max.\& 256).
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000673.sp
674Example:
675.sp
676.B " flashrom -p dummy:emulate=M25P10.RES,spi_write_256_chunksize=5"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000677.TP
678.B SPI blacklist
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000679.sp
680To simulate a programmer which refuses to send certain SPI commands to the
681flash chip, you can specify a blacklist of SPI commands with the
682.sp
683.B " flashrom -p dummy:spi_blacklist=commandlist"
684.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000685syntax where
686.B commandlist
687is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000688SPI commands. If commandlist is e.g.\& 0302, flashrom will behave as if the SPI
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000689controller refuses to run command 0x03 (READ) and command 0x02 (WRITE).
690commandlist may be up to 512 characters (256 commands) long.
691Implementation note: flashrom will detect an error during command execution.
692.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000693.TP
694.B SPI ignorelist
695.sp
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000696To simulate a flash chip which ignores (doesn't support) certain SPI commands,
697you can specify an ignorelist of SPI commands with the
698.sp
699.B " flashrom -p dummy:spi_ignorelist=commandlist"
700.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000701syntax where
702.B commandlist
703is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000704SPI commands. If commandlist is e.g.\& 0302, the emulated flash chip will ignore
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000705command 0x03 (READ) and command 0x02 (WRITE). commandlist may be up to 512
706characters (256 commands) long.
707Implementation note: flashrom won't detect an error during command execution.
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000708.sp
709.TP
710.B SPI status register
711.sp
712You can specify the initial content of the chip's status register with the
713.sp
714.B " flashrom -p dummy:spi_status=content"
715.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000716syntax where
717.B content
Sergii Dmytruk59151a42021-11-08 00:05:12 +0200718is a hexadecimal value of up to 24 bits. For example, 0x332211 assigns 0x11 to
719SR1, 0x22 to SR2 and 0x33 to SR3. Shorter value is padded to 24 bits with
720zeroes on the left. See datasheet for chosen chip for details about the
721registers content.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200722.sp
723.TP
724.B Write protection
725.sp
Nico Huber4203a472022-05-28 17:28:05 +0200726Chips with emulated WP: W25Q128FV, S25FL128L.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200727.sp
728You can simulate state of hardware protection pin (WP) with the
729.sp
730.B " flashrom -p dummy:hwwp=state"
731.sp
732syntax where
733.B state
734is "yes" or "no" (default value). "yes" means active state of the pin implies
735that chip is write-protected (on real hardware the pin is usually negated, but
736not here).
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000737.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000738.BR "nic3com" , " nicrealtek" , " nicnatsemi" , " nicintel", " nicintel_eeprom"\
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000739, " nicintel_spi" , " gfxnvidia" , " ogp_spi" , " drkaiser" , " satasii"\
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000740, " satamv" , " atahpt", " atavia ", " atapromise " and " it8212 " programmers
Stefan Tauner4c723152016-01-14 22:47:55 +0000741.IP
Michael Karchere5eafb22010-03-07 12:11:08 +0000742These programmers have an option to specify the PCI address of the card
743your want to use, which must be specified if more than one card supported
744by the selected programmer is installed in your system. The syntax is
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000745.sp
746.BR " flashrom \-p xxxx:pci=bb:dd.f" ,
747.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000748where
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000749.B xxxx
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000750is the name of the programmer,
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000751.B bb
752is the PCI bus number,
753.B dd
754is the PCI device number, and
755.B f
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000756is the PCI function number of the desired device.
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000757.sp
758Example:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000759.B "flashrom \-p nic3com:pci=05:04.0"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000760.SS
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000761.BR "atavia " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000762.IP
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000763Due to the mysterious address handling of the VIA VT6421A controller the user can specify an offset with the
764.sp
765.B " flashrom \-p atavia:offset=addr"
766.sp
767syntax where
768.B addr
769will be interpreted as usual (leading 0x (0) for hexadecimal (octal) values, or else decimal).
770For more information please see
Stefan Tauner4c723152016-01-14 22:47:55 +0000771.URLB https://flashrom.org/VT6421A "its wiki page" .
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000772.SS
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000773.BR "atapromise " programmer
774.IP
775This programmer is currently limited to 32 kB, regardless of the actual size of the flash chip. This stems
776from the fact that, on the tested device (a Promise Ultra100), not all of the chip's address lines were
777actually connected. You may use this programmer to flash firmware updates, since these are only 16 kB in
778size (padding to 32 kB is required).
779.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000780.BR "nicintel_eeprom " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000781.IP
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000782This is the first programmer module in flashrom that does not provide access to NOR flash chips but EEPROMs
783mounted on gigabit Ethernet cards based on Intel's 82580 NIC. Because EEPROMs normally do not announce their
Stefan Tauner0be072c2016-03-13 15:16:30 +0000784size nor allow themselves to be identified, the controller relies on correct size values written to predefined
785addresses within the chip. Flashrom follows this scheme but assumes the minimum size of 16 kB (128 kb) if an
786unprogrammed EEPROM/card is detected. Intel specifies following EEPROMs to be compatible:
787Atmel AT25128, AT25256, Micron (ST) M95128, M95256 and OnSemi (Catalyst) CAT25CS128.
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000788.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000789.BR "ft2232_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000790.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000791This module supports various programmers based on FTDI FT2232/FT4232H/FT232H chips including the DLP Design
792DLP-USB1232H, openbiosprog-spi, Amontec JTAGkey/JTAGkey-tiny/JTAGkey-2, Dangerous Prototypes Bus Blaster,
793Olimex ARM-USB-TINY/-H, Olimex ARM-USB-OCD/-H, OpenMoko Neo1973 Debug board (V2+), TIAO/DIYGADGET USB
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200794Multi-Protocol Adapter (TUMPA), TUMPA Lite, GOEPEL PicoTAP, Google Servo v1/v2, Tin Can Tools
795Flyswatter/Flyswatter 2 and Kristech KT-LINK.
Stefan Tauner0be072c2016-03-13 15:16:30 +0000796.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000797An optional parameter specifies the controller
Michael Niewöhner1da06352021-09-23 21:25:03 +0200798type, channel/interface/port it should support. For that you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000799.sp
Michael Niewöhner1da06352021-09-23 21:25:03 +0200800.B " flashrom \-p ft2232_spi:type=model,port=interface"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000801.sp
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000802syntax where
803.B model
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000804can be
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +0000805.BR 2232H ", " 4232H ", " 232H ", " jtagkey ", " busblaster ", " openmoko ", " \
Uwe Hermann836b26a2011-10-14 20:33:14 +0000806arm-usb-tiny ", " arm-usb-tiny-h ", " arm-usb-ocd ", " arm-usb-ocd-h \
Todd Broch6800c952016-02-14 15:46:00 +0000807", " tumpa ", " tumpalite ", " picotap ", " google-servo ", " google-servo-v2 \
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200808", " google-servo-v2-legacy " or " kt-link
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000809.B interface
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000810can be
Michael Niewöhner1da06352021-09-23 21:25:03 +0200811.BR A ", " B ", " C ", or " D .
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000812The default model is
813.B 4232H
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300814the default interface is
815.BR A
816and GPIO is not used by default.
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000817.sp
Shik Chen14fbc4b2012-09-17 00:40:54 +0000818If there is more than one ft2232_spi-compatible device connected, you can select which one should be used by
819specifying its serial number with the
820.sp
821.B " flashrom \-p ft2232_spi:serial=number"
822.sp
823syntax where
824.B number
825is the serial number of the device (which can be found for example in the output of lsusb -v).
826.sp
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000827All models supported by the ft2232_spi driver can configure the SPI clock rate by setting a divisor. The
Stefan Tauner0554ca52013-07-25 22:54:25 +0000828expressible divisors are all
829.B even
830numbers between 2 and 2^17 (=131072) resulting in SPI clock frequencies of
Nicholas Chin32392b52022-12-01 11:51:04 -07008316 MHz down to about 92 Hz for 12 MHz inputs (non-H chips) and 30 MHz down to about 458 Hz for 60 MHz inputs ('H' chips). The default
832divisor is set to 2, but you can use another one by specifying the optional
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000833.B divisor
834parameter with the
835.sp
836.B " flashrom \-p ft2232_spi:divisor=div"
837.sp
838syntax.
Michael Niewöhner1da06352021-09-23 21:25:03 +0200839.sp
840Using the parameter
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200841.B csgpiol (DEPRECATED - use gpiol instead)
Michael Niewöhner1da06352021-09-23 21:25:03 +0200842an additional CS# pin can be chosen, where the value can be a number between 0 and 3, denoting GPIOL0-GPIOL3
843correspondingly. Example:
844.sp
845.B " flashrom \-p ft2232_spi:csgpiol=3"
846.sp
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200847The parameter
848.B gpiolX=[HLC]
Martin Rothf6c1cb12022-03-15 10:55:25 -0600849allows use of the GPIOL pins either as generic gpios with a fixed value during flashing or as additional CS#
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200850signal, where
851.B X
852can be a number between 0 and 3, denoting GPIOL0-GPIOL3 correspondingly. The parameter may be specified
853multiple times, one time per GPIOL pin.
854Valid values are
855.B H
856,
857.B L
858and
859.B C
860:
861.br
862.B " H "
863- Set GPIOL output high
864.br
865.B " L "
866- Set GPIOL output low
867.br
868.B " C "
869- Use GPIOL as additional CS# output
870.sp
871.B Example:
872.sp
873.B " flashrom \-p ft2232_spi:gpiol0=H"
874.sp
875.B Note
876that not all GPIOL pins are freely usable with all programmers as some have special functionality.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000877.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000878.BR "serprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000879.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000880This module supports all programmers speaking the serprog protocol. This includes some Arduino-based devices
881as well as various programmers by Urja Rannikko, Juhana Helovuo, Stefan Tauner, Chi Zhang and many others.
882.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000883A mandatory parameter specifies either a serial device (and baud rate) or an IP/port combination for
884communicating with the programmer.
885The device/baud combination has to start with
886.B dev=
887and separate the optional baud rate with a colon.
888For example
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000889.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000890.B " flashrom \-p serprog:dev=/dev/ttyS0:115200"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000891.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000892If no baud rate is given the default values by the operating system/hardware will be used.
893For IP connections you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000894.sp
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000895.B " flashrom \-p serprog:ip=ipaddr:port"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000896.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000897syntax.
898In case the device supports it, you can set the SPI clock frequency with the optional
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000899.B spispeed
Stefan Tauner0554ca52013-07-25 22:54:25 +0000900parameter. The frequency is parsed as hertz, unless an
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000901.BR M ", or " k
902suffix is given, then megahertz or kilohertz are used respectively.
903Example that sets the frequency to 2 MHz:
904.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +0000905.B " flashrom \-p serprog:dev=/dev/device:baud,spispeed=2M"
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000906.sp
907More information about serprog is available in
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000908.B serprog-protocol.txt
909in the source distribution.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000910.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000911.BR "buspirate_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000912.IP
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000913A required
914.B dev
915parameter specifies the Bus Pirate device node and an optional
916.B spispeed
917parameter specifies the frequency of the SPI bus. The parameter
Michael Karchere5eafb22010-03-07 12:11:08 +0000918delimiter is a comma. Syntax is
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000919.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000920.B " flashrom \-p buspirate_spi:dev=/dev/device,spispeed=frequency"
Michael Karchere5eafb22010-03-07 12:11:08 +0000921.sp
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000922where
923.B frequency
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000924can be
925.BR 30k ", " 125k ", " 250k ", " 1M ", " 2M ", " 2.6M ", " 4M " or " 8M
Michael Karchere5eafb22010-03-07 12:11:08 +0000926(in Hz). The default is the maximum frequency of 8 MHz.
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000927.sp
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600928The baud rate for communication between the host and the Bus Pirate can be specified with the optional
929.B serialspeed
930parameter. Syntax is
931.sp
932.B " flashrom -p buspirate_spi:serialspeed=baud
933.sp
934where
935.B baud
936can be
937.BR 115200 ", " 230400 ", " 250000 " or " 2000000 " (" 2M ")."
938The default is 2M baud for Bus Pirate hardware version 3.0 and greater, and 115200 otherwise.
939.sp
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000940An optional pullups parameter specifies the use of the Bus Pirate internal pull-up resistors. This may be
941needed if you are working with a flash ROM chip that you have physically removed from the board. Syntax is
942.sp
943.B " flashrom -p buspirate_spi:pullups=state"
944.sp
945where
946.B state
947can be
948.BR on " or " off .
Stefan Tauner4c723152016-01-14 22:47:55 +0000949More information about the Bus Pirate pull-up resistors and their purpose is available
950.URLB "http://dangerousprototypes.com/docs/Practical_guide_to_Bus_Pirate_pull-up_resistors" \
951"in a guide by dangerousprototypes" .
Jeremy Kerr98bdcb42021-05-23 17:58:06 +0800952.sp
953The state of the Bus Pirate power supply pins is controllable through an optional
954.B psus
955parameter. Syntax is
956.sp
957.B " flashrom -p buspirate_spi:psus=state"
958.sp
959where
960.B state
961can be
962.BR on " or " off .
963This allows the bus pirate to power the ROM chip directly. This may also be used to provide the
964required pullup voltage (when using the
965.B pullups
966option), by connecting the Bus Pirate's Vpu input to the appropriate Vcc pin.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000967.SS
Justin Chevrier66e554b2015-02-08 21:58:10 +0000968.BR "pickit2_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000969.IP
Justin Chevrier66e554b2015-02-08 21:58:10 +0000970An optional
971.B voltage
972parameter specifies the voltage the PICkit2 should use. The default unit is Volt if no unit is specified.
973You can use
974.BR mV ", " millivolt ", " V " or " Volt
975as unit specifier. Syntax is
976.sp
977.B " flashrom \-p pickit2_spi:voltage=value"
978.sp
979where
980.B value
981can be
982.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
983or the equivalent in mV.
984.sp
985An optional
986.B spispeed
987parameter specifies the frequency of the SPI bus. Syntax is
988.sp
989.B " flashrom \-p pickit2_spi:spispeed=frequency"
990.sp
991where
992.B frequency
993can be
994.BR 250k ", " 333k ", " 500k " or " 1M "
995(in Hz). The default is a frequency of 1 MHz.
996.SS
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000997.BR "dediprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000998.IP
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +0000999An optional
1000.B voltage
1001parameter specifies the voltage the Dediprog should use. The default unit is
1002Volt if no unit is specified. You can use
1003.BR mV ", " milliVolt ", " V " or " Volt
1004as unit specifier. Syntax is
1005.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001006.B " flashrom \-p dediprog:voltage=value"
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001007.sp
1008where
1009.B value
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001010can be
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001011.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
1012or the equivalent in mV.
Nathan Laredo21541a62012-12-24 22:07:36 +00001013.sp
1014An optional
1015.B device
1016parameter specifies which of multiple connected Dediprog devices should be used.
1017Please be aware that the order depends on libusb's usb_get_busses() function and that the numbering starts
1018at 0.
1019Usage example to select the second device:
1020.sp
1021.B " flashrom \-p dediprog:device=1"
Nico Huber77fa67d2013-02-20 18:03:36 +00001022.sp
1023An optional
1024.B spispeed
Patrick Georgiefe2d432013-05-23 21:47:46 +00001025parameter specifies the frequency of the SPI bus. The firmware on the device needs to be 5.0.0 or newer.
1026Syntax is
Nico Huber77fa67d2013-02-20 18:03:36 +00001027.sp
1028.B " flashrom \-p dediprog:spispeed=frequency"
1029.sp
1030where
1031.B frequency
1032can be
1033.BR 375k ", " 750k ", " 1.5M ", " 2.18M ", " 3M ", " 8M ", " 12M " or " 24M
1034(in Hz). The default is a frequency of 12 MHz.
Stefan Taunere659d2d2013-05-03 21:58:28 +00001035.sp
1036An optional
1037.B target
1038parameter specifies which target chip should be used. Syntax is
1039.sp
1040.B " flashrom \-p dediprog:target=value"
1041.sp
1042where
1043.B value
1044can be
1045.BR 1 " or " 2
Stefan Tauner6697f712014-08-06 15:09:15 +00001046to select target chip 1 or 2 respectively. The default is target chip 1.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001047.SS
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001048.BR "rayer_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001049.IP
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +00001050The default I/O base address used for the parallel port is 0x378 and you can use
1051the optional
1052.B iobase
1053parameter to specify an alternate base I/O address with the
1054.sp
1055.B " flashrom \-p rayer_spi:iobase=baseaddr"
1056.sp
1057syntax where
1058.B baseaddr
1059is base I/O port address of the parallel port, which must be a multiple of
1060four. Make sure to not forget the "0x" prefix for hexadecimal port addresses.
1061.sp
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001062The default cable type is the RayeR cable. You can use the optional
1063.B type
1064parameter to specify the cable type with the
1065.sp
1066.B " flashrom \-p rayer_spi:type=model"
1067.sp
1068syntax where
1069.B model
1070can be
Maksim Kuleshov4dab5c12013-10-02 01:22:02 +00001071.BR rayer " for the RayeR cable, " byteblastermv " for the Altera ByteBlasterMV, " stk200 " for the Atmel \
Stefan Taunerfdb16592016-02-28 17:04:38 +00001072STK200/300, " wiggler " for the Macraigor Wiggler, " xilinx " for the Xilinx Parallel Cable III (DLC 5), or" \
1073" spi_tt" " for SPI Tiny Tools-compatible hardware.
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001074.sp
1075More information about the RayeR hardware is available at
Stefan Tauner23e10b82016-01-23 16:16:49 +00001076.nh
Stefan Tauner4c723152016-01-14 22:47:55 +00001077.URLB "http://rayer.g6.cz/elektro/spipgm.htm" "RayeR's website" .
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +00001078The Altera ByteBlasterMV datasheet can be obtained from
Stefan Tauner4c723152016-01-14 22:47:55 +00001079.URLB "http://www.altera.co.jp/literature/ds/dsbytemv.pdf" Altera .
Maksim Kuleshovacba2ac2013-10-02 01:22:11 +00001080For more information about the Macraigor Wiggler see
Stefan Tauner4c723152016-01-14 22:47:55 +00001081.URLB "http://www.macraigor.com/wiggler.htm" "their company homepage" .
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +00001082The schematic of the Xilinx DLC 5 was published in
Stefan Tauner4c723152016-01-14 22:47:55 +00001083.URLB "http://www.xilinx.com/support/documentation/user_guides/xtp029.pdf" "a Xilinx user guide" .
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001084.SS
Michael Karchere5449392012-05-05 20:53:59 +00001085.BR "pony_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001086.IP
Michael Karchere5449392012-05-05 20:53:59 +00001087The serial port (like /dev/ttyS0, /dev/ttyUSB0 on Linux or COM3 on windows) is
1088specified using the mandatory
Stefan Taunere34e3e82013-01-01 00:06:51 +00001089.B dev
Michael Karchere5449392012-05-05 20:53:59 +00001090parameter. The adapter type is selectable between SI-Prog (used for
1091SPI devices with PonyProg 2000) or a custom made serial bitbanging programmer
1092named "serbang". The optional
Stefan Taunere34e3e82013-01-01 00:06:51 +00001093.B type
Michael Karchere5449392012-05-05 20:53:59 +00001094parameter accepts the values "si_prog" (default) or "serbang".
1095.sp
1096Information about the SI-Prog adapter can be found at
Stefan Tauner4c723152016-01-14 22:47:55 +00001097.URLB "http://www.lancos.com/siprogsch.html" "its website" .
Michael Karchere5449392012-05-05 20:53:59 +00001098.sp
1099An example call to flashrom is
1100.sp
1101.B " flashrom \-p pony_spi:dev=/dev/ttyS0,type=serbang"
1102.sp
1103Please note that while USB-to-serial adapters work under certain circumstances,
1104this slows down operation considerably.
1105.SS
Mark Marshall90021f22010-12-03 14:48:11 +00001106.BR "ogp_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001107.IP
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001108The flash ROM chip to access must be specified with the
Mark Marshall90021f22010-12-03 14:48:11 +00001109.B rom
1110parameter.
1111.sp
1112.B " flashrom \-p ogp_spi:rom=name"
1113.sp
1114Where
1115.B name
1116is either
1117.B cprom
1118or
1119.B s3
Stefan Taunere34e3e82013-01-01 00:06:51 +00001120for the configuration ROM and
Mark Marshall90021f22010-12-03 14:48:11 +00001121.B bprom
1122or
1123.B bios
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001124for the BIOS ROM. If more than one card supported by the ogp_spi programmer
Mark Marshall90021f22010-12-03 14:48:11 +00001125is installed in your system, you have to specify the PCI address of the card
1126you want to use with the
1127.B pci=
1128parameter as explained in the
Stefan Taunere34e3e82013-01-01 00:06:51 +00001129.B nic3com et al.\&
Mark Marshall90021f22010-12-03 14:48:11 +00001130section above.
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001131.SS
David Hendricksf9a30552015-05-23 20:30:30 -07001132.BR "linux_mtd " programmer
1133.IP
1134You may specify the MTD device to use with the
1135.sp
1136.B " flashrom \-p linux_mtd:dev=/dev/mtdX"
1137.sp
1138syntax where
1139.B /dev/mtdX
1140is the Linux device node for your MTD device. If left unspecified the first MTD
1141device found (e.g. /dev/mtd0) will be used by default.
1142.sp
1143Please note that the linux_mtd driver only works on Linux.
1144.SS
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001145.BR "linux_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001146.IP
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001147You have to specify the SPI controller to use with the
1148.sp
1149.B " flashrom \-p linux_spi:dev=/dev/spidevX.Y"
1150.sp
1151syntax where
1152.B /dev/spidevX.Y
1153is the Linux device node for your SPI controller.
1154.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +00001155In case the device supports it, you can set the SPI clock frequency with the optional
1156.B spispeed
1157parameter. The frequency is parsed as kilohertz.
1158Example that sets the frequency to 8 MHz:
1159.sp
1160.B " flashrom \-p linux_spi:dev=/dev/spidevX.Y,spispeed=8000"
1161.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001162Please note that the linux_spi driver only works on Linux.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001163.SS
1164.BR "mstarddc_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001165.IP
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001166The Display Data Channel (DDC) is an I2C bus present on VGA and DVI connectors, that allows exchanging
Stefan Tauner0be072c2016-03-13 15:16:30 +00001167information between a computer and attached displays. Its most common uses are getting display capabilities
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001168through EDID (at I2C address 0x50) and sending commands to the display using the DDC/CI protocol (at address
11690x37). On displays driven by MSTAR SoCs, it is also possible to access the SoC firmware flash (connected to
1170the Soc through another SPI bus) using an In-System Programming (ISP) port, usually at address 0x49.
1171This flashrom module allows the latter via Linux's I2C driver.
1172.sp
1173.B IMPORTANT:
1174Before using this programmer, the display
1175.B MUST
1176be in standby mode, and only connected to the computer that will run flashrom using a VGA cable, to an
1177inactive VGA output. It absolutely
1178.B MUST NOT
1179be used as a display during the procedure!
1180.sp
1181You have to specify the DDC/I2C controller and I2C address to use with the
1182.sp
1183.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-X:YY"
1184.sp
1185syntax where
1186.B /dev/i2c-X
1187is the Linux device node for your I2C controller connected to the display's DDC channel, and
1188.B YY
1189is the (hexadecimal) address of the MSTAR ISP port (address 0x49 is usually used).
1190Example that uses I2C controller /dev/i2c-1 and address 0x49:
1191.sp
1192.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-1:49
1193.sp
1194It is also possible to inhibit the reset command that is normally sent to the display once the flashrom
1195operation is completed using the optional
1196.B noreset
1197parameter. A value of 1 prevents flashrom from sending the reset command.
1198Example that does not reset the display at the end of the operation:
1199.sp
1200.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-1:49,noreset=1
1201.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +00001202Please note that sending the reset command is also inhibited if an error occurred during the operation.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001203To send the reset command afterwards, you can simply run flashrom once more, in chip probe mode (not specifying
1204an operation), without the
1205.B noreset
1206parameter, once the flash read/write operation you intended to perform has completed successfully.
1207.sp
1208Please also note that the mstarddc_spi driver only works on Linux.
Urja Rannikko0870b022016-01-31 22:10:29 +00001209.SS
1210.BR "ch341a_spi " programmer
1211The WCH CH341A programmer does not support any parameters currently. SPI frequency is fixed at 2 MHz, and CS0 is
1212used as per the device.
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001213.SS
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001214.BR "ni845x_spi " programmer
1215.IP
1216An optional
1217.B voltage
1218parameter could be used to specify the IO voltage. This parameter is available for the NI USB-8452 device.
1219The default unit is Volt if no unit is specified. You can use
1220.BR mV ", " milliVolt ", " V " or " Volt
1221as unit specifier.
1222Syntax is
1223.sp
1224.B " flashrom \-p ni845x_spi:voltage=value"
1225.sp
1226where
1227.B value
1228can be
1229.BR 1.2V ", " 1.5V ", " 1.8V ", " 2.5V ", " 3.3V
1230or the equivalent in mV.
1231.sp
1232In the case if none of the programmer's supported IO voltage is within the supported voltage range of
1233the detected flash chip the flashrom will abort the operation (to prevent damaging the flash chip).
1234You can override this behaviour by passing "yes" to the
1235.B ignore_io_voltage_limits
1236parameter (for e.g. if you are using an external voltage translator circuit).
1237Syntax is
1238.sp
1239.B " flashrom \-p ni845x_spi:ignore_io_voltage_limits=yes"
1240.sp
1241You can use the
1242.B serial
1243parameter to explicitly specify which connected NI USB-845x device should be used.
1244You should use your device's 7 digit hexadecimal serial number.
1245Usage example to select the device with 1230A12 serial number:
1246.sp
1247.B " flashrom \-p ni845x_spi:serial=1230A12"
1248.sp
1249An optional
1250.B spispeed
1251parameter specifies the frequency of the SPI bus.
1252Syntax is
1253.sp
1254.B " flashrom \-p ni845x_spi:spispeed=frequency"
1255.sp
1256where
1257.B frequency
1258should a number corresponding to the desired frequency in kHz.
1259The maximum
1260.B frequency
1261is 12 MHz (12000 kHz) for the USB-8451 and 50 MHz (50000 kHz) for the USB-8452.
1262The default is a frequency of 1 MHz (1000 kHz).
1263.sp
1264An optional
1265.B cs
1266parameter specifies which target chip select line should be used. Syntax is
1267.sp
1268.B " flashrom \-p ni845x_spi:csnumber=value"
1269.sp
1270where
1271.B value
1272should be between
1273.BR 0 " and " 7
1274By default the CS0 is used.
1275.SS
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001276.BR "digilent_spi " programmer
1277.IP
1278An optional
1279.B spispeed
1280parameter specifies the frequency of the SPI bus.
1281Syntax is
1282.sp
1283.B " flashrom \-p digilent_spi:spispeed=frequency"
1284.sp
1285where
1286.B frequency
1287can be
1288.BR 62.5k ", " 125k ", " 250k ", " 500k ", " 1M ", " 2M " or " 4M
1289(in Hz). The default is a frequency of 4 MHz.
1290.sp
Jean THOMASe28d8e42022-10-11 17:54:30 +02001291.BR "dirtyjtag_spi " programmer
1292.IP
1293An optional
1294.B freq
1295parameter specifies the frequency of the SPI bus.
1296Syntax is
1297.sp
1298.B " flashrom \-p dirtyjtag_spi:spispeed=frequency"
1299.sp
1300where
1301.B spispeed
1302can be
1303.BR any value in hertz, kilohertz or megahertz supported by the
1304programmer. The default is a frequency of 100 KHz.
1305.sp
1306.SS
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001307.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001308.BR "jlink_spi " programmer
1309.IP
1310This module supports SEGGER J-Link and compatible devices.
1311
1312The \fBMOSI\fP signal of the flash chip must be attached to \fBTDI\fP pin of
1313the programmer, \fBMISO\fP to \fBTDO\fP and \fBSCK\fP to \fBTCK\fP.
1314The chip select (\fBCS\fP) signal of the flash chip can be attached to
1315different pins of the programmer which can be selected with the
1316.sp
1317.B " flashrom \-p jlink_spi:cs=pin"
1318.sp
1319syntax where \fBpin\fP can be either \fBTRST\fP or \fBRESET\fP.
1320The default pin for chip select is \fBRESET\fP.
1321Note that, when using \fBRESET\fP, it is normal that the indicator LED blinks
1322orange or red.
1323.br
1324Additionally, the \fBVTref\fP pin of the programmer must be attached to the
1325logic level of the flash chip.
1326The programmer measures the voltage on this pin and generates the reference
1327voltage for its input comparators and adapts its output voltages to it.
1328.sp
1329Pinout for devices with 20-pin JTAG connector:
1330.sp
1331 +-------+
1332 | 1 2 | 1: VTref 2:
1333 | 3 4 | 3: TRST 4: GND
1334 | 5 6 | 5: TDI 6: GND
1335 +-+ 7 8 | 7: 8: GND
1336 | 9 10 | 9: TCK 10: GND
1337 | 11 12 | 11: 12: GND
1338 +-+ 13 14 | 13: TDO 14:
1339 | 15 16 | 15: RESET 16:
1340 | 17 18 | 17: 18:
1341 | 19 20 | 19: PWR_5V 20:
1342 +-------+
1343.sp
1344If there is more than one compatible device connected, you can select which one
1345should be used by specifying its serial number with the
1346.sp
1347.B " flashrom \-p jlink_spi:serial=number"
1348.sp
1349syntax where
1350.B number
1351is the serial number of the device (which can be found for example in the
1352output of lsusb -v).
1353.sp
1354The SPI speed can be selected by using the
1355.sp
1356.B " flashrom \-p jlink_spi:spispeed=frequency"
1357.sp
1358syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1359The maximum speed depends on the device in use.
Marc Schink137f02f2020-08-23 16:19:44 +02001360.sp
1361The \fBpower=on\fP option can be used to activate the 5 V power supply (PWR_5V)
1362of the J-Link during a flash operation.
Marc Schink3578ec62016-03-17 16:23:03 +01001363.SS
Miklós Márton324929c2019-08-01 19:14:10 +02001364.BR "stlinkv3_spi " programmer
1365.IP
1366This module supports SPI flash programming through the STMicroelectronics
1367STLINK V3 programmer/debugger's SPI bridge interface
1368.sp
1369.B " flashrom \-p stlinkv3_spi"
1370.sp
1371If there is more than one compatible device connected, you can select which one
1372should be used by specifying its serial number with the
1373.sp
1374.B " flashrom \-p stlinkv3_spi:serial=number"
1375.sp
1376syntax where
1377.B number
1378is the serial number of the device (which can be found for example in the
1379output of lsusb -v).
1380.sp
1381The SPI speed can be selected by using the
1382.sp
1383.B " flashrom \-p stlinkv3_spi:spispeed=frequency"
1384.sp
1385syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1386If the passed frequency is not supported by the adapter the nearest lower
1387supported frequency will be used.
1388.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001389
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001390.SH EXAMPLES
1391To back up and update your BIOS, run
1392.sp
1393.B flashrom -p internal -r backup.rom -o backuplog.txt
1394.br
1395.B flashrom -p internal -w newbios.rom -o writelog.txt
1396.sp
1397Please make sure to copy backup.rom to some external media before you try
1398to write. That makes offline recovery easier.
1399.br
1400If writing fails and flashrom complains about the chip being in an unknown
1401state, you can try to restore the backup by running
1402.sp
1403.B flashrom -p internal -w backup.rom -o restorelog.txt
1404.sp
1405If you encounter any problems, please contact us and supply
1406backuplog.txt, writelog.txt and restorelog.txt. See section
1407.B BUGS
1408for contact info.
Peter Stuge42688e52009-01-26 02:20:56 +00001409.SH EXIT STATUS
Niklas Söderlund2d8b7ef2013-09-13 19:19:25 +00001410flashrom exits with 0 on success, 1 on most failures but with 3 if a call to mmap() fails.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001411.SH REQUIREMENTS
1412flashrom needs different access permissions for different programmers.
1413.sp
1414.B internal
1415needs raw memory access, PCI configuration space access, raw I/O port
1416access (x86) and MSR access (x86).
1417.sp
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +00001418.B atavia
1419needs PCI configuration space access.
1420.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001421.BR nic3com ", " nicrealtek " and " nicnatsemi "
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001422need PCI configuration space read access and raw I/O port access.
1423.sp
1424.B atahpt
1425needs PCI configuration space access and raw I/O port access.
1426.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +00001427.BR gfxnvidia ", " drkaiser " and " it8212
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001428need PCI configuration space access and raw memory access.
1429.sp
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001430.B rayer_spi
1431needs raw I/O port access.
1432.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +00001433.BR satasii ", " nicintel ", " nicintel_eeprom " and " nicintel_spi
1434need PCI configuration space read access and raw memory access.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001435.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001436.BR satamv " and " atapromise
1437need PCI configuration space read access, raw I/O port access and raw memory
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +00001438access.
1439.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001440.B serprog
1441needs TCP access to the network or userspace access to a serial port.
1442.sp
1443.B buspirate_spi
1444needs userspace access to a serial port.
1445.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001446.BR ft2232_spi ", " usbblaster_spi " and " pickit2_spi
Stefan Taunere49edbb2016-01-31 22:10:14 +00001447need access to the respective USB device via libusb API version 0.1.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001448.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001449.BR ch341a_spi " and " dediprog
1450need access to the respective USB device via libusb API version 1.0.
Urja Rannikko0870b022016-01-31 22:10:29 +00001451.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001452.B dummy
1453needs no access permissions at all.
1454.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001455.BR internal ", " nic3com ", " nicrealtek ", " nicnatsemi ", "
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001456.BR gfxnvidia ", " drkaiser ", " satasii ", " satamv ", " atahpt ", " atavia " and " atapromise
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001457have to be run as superuser/root, and need additional raw access permission.
1458.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001459.BR serprog ", " buspirate_spi ", " dediprog ", " usbblaster_spi ", " ft2232_spi ", " pickit2_spi ", " \
Jean THOMASe28d8e42022-10-11 17:54:30 +02001460ch341a_spi ", " digilent_spi " and " dirtyjtag_spi
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001461can be run as normal user on most operating systems if appropriate device
1462permissions are set.
1463.sp
Mark Marshall90021f22010-12-03 14:48:11 +00001464.B ogp
1465needs PCI configuration space read access and raw memory access.
1466.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001467On OpenBSD, you can obtain raw access permission by setting
Uwe Hermann941a2732011-07-25 21:12:57 +00001468.B "securelevel=-1"
1469in
1470.B "/etc/rc.securelevel"
1471and rebooting, or rebooting into single user mode.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001472.SH BUGS
Angel Pons1900e1d2021-07-02 12:42:23 +02001473You can report bugs, ask us questions or send success reports
1474via our communication channels listed here:
1475.URLB "https://www.flashrom.org/Contact" "" .
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001476.sp
Angel Pons1900e1d2021-07-02 12:42:23 +02001477Also, we provide a
Stefan Tauner4c723152016-01-14 22:47:55 +00001478.URLB https://paste.flashrom.org "pastebin service"
Angel Pons1900e1d2021-07-02 12:42:23 +02001479that is very useful to share logs without spamming the communication channels.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001480.SS
1481.B Laptops
1482.sp
Nico Huber2e50cdc2018-09-23 20:20:26 +02001483Using flashrom on older laptops is dangerous and may easily make your hardware
1484unusable. flashrom will attempt to detect if it is running on a susceptible
1485laptop and restrict flash-chip probing for safety reasons. Please see the
1486detailed discussion of this topic and associated flashrom options in the
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001487.B Laptops
1488paragraph in the
1489.B internal programmer
1490subsection of the
Stefan Tauner6697f712014-08-06 15:09:15 +00001491.B PROGRAMMER-SPECIFIC INFORMATION
Stefan Tauner4c723152016-01-14 22:47:55 +00001492section and the information
1493.URLB "https://flashrom.org/Laptops" "in our wiki" .
Daniel Lenski65922a32012-02-15 23:40:23 +00001494.SS
1495One-time programmable (OTP) memory and unique IDs
1496.sp
1497Some flash chips contain OTP memory often denoted as "security registers".
1498They usually have a capacity in the range of some bytes to a few hundred
Stefan Taunereb582572012-09-21 12:52:50 +00001499bytes and can be used to give devices unique IDs etc. flashrom is not able
Daniel Lenski65922a32012-02-15 23:40:23 +00001500to read or write these memories and may therefore not be able to duplicate a
1501chip completely. For chip types known to include OTP memories a warning is
1502printed when they are detected.
1503.sp
1504Similar to OTP memories are unique, factory programmed, unforgeable IDs.
1505They are not modifiable by the user at all.
Stefan Taunerac54fbe2011-07-21 19:52:00 +00001506.SH LICENSE
Stefan Reinauer261144c2006-07-27 23:29:02 +00001507.B flashrom
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001508is covered by the GNU General Public License (GPL), version 2. Some files are
Stefan Tauner23e10b82016-01-23 16:16:49 +00001509additionally available under any later version of the GPL.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001510.SH COPYRIGHT
Stefan Reinauer261144c2006-07-27 23:29:02 +00001511.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001512Please see the individual files.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001513.SH AUTHORS
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001514Andrew Morgan
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001515.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001516Carl-Daniel Hailfinger
1517.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001518Claus Gindhart
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001519.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001520David Borg
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001521.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001522David Hendricks
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001523.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001524Dominik Geyer
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001525.br
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +10001526Edward O'Callaghan
1527.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001528Eric Biederman
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001529.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001530Giampiero Giancipoli
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001531.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001532Helge Wagner
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001533.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001534Idwer Vollering
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001535.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001536Joe Bao
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001537.br
Stefan Taunerc0aaf952011-05-19 02:58:17 +00001538Joerg Fischer
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001539.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001540Joshua Roys
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001541.br
Stefan Tauner5c316f92015-02-08 21:57:52 +00001542Ky\[:o]sti M\[:a]lkki
1543.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001544Luc Verhaegen
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001545.br
Carl-Daniel Hailfinger451dc802009-05-01 11:00:39 +00001546Li-Ta Lo
1547.br
Mark Marshall90021f22010-12-03 14:48:11 +00001548Mark Marshall
1549.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001550Markus Boas
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001551.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001552Mattias Mattsson
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001553.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001554Michael Karcher
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001555.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001556Nikolay Petukhov
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001557.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001558Patrick Georgi
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001559.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001560Peter Lemenkov
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001561.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001562Peter Stuge
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001563.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001564Reinder E.N. de Haan
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001565.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001566Ronald G. Minnich
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001567.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001568Ronald Hoogenboom
Stefan Reinauer261144c2006-07-27 23:29:02 +00001569.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001570Sean Nelson
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001571.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001572Stefan Reinauer
Stefan Reinauer261144c2006-07-27 23:29:02 +00001573.br
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001574Stefan Tauner
1575.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001576Stefan Wildemann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001577.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001578Stephan Guilloux
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001579.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001580Steven James
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001581.br
Stefan Tauner23e10b82016-01-23 16:16:49 +00001582Urja Rannikko
1583.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001584Uwe Hermann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001585.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001586Wang Qingpei
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001587.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001588Yinghai Lu
Stefan Reinauerf8337dd2006-08-03 10:49:09 +00001589.br
Michael Niewöhner72139682021-09-21 20:14:42 +02001590some others, please see the flashrom git history for details.
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001591.br
Nico Huberac90af62022-12-18 00:22:47 +00001592Active maintainers can be reached via
1593.MTOB "flashrom-stable@flashrom.org" "the mailing list" .
Stefan Reinauer261144c2006-07-27 23:29:02 +00001594.PP
Stefan Tauner4c723152016-01-14 22:47:55 +00001595This manual page was written by
1596.MTOB "uwe@hermann-uwe.de" "Uwe Hermann" ,
1597Carl-Daniel Hailfinger, Stefan Tauner and others.
Uwe Hermann42eb17f2008-01-18 17:48:51 +00001598It is licensed under the terms of the GNU GPL (version 2 or later).