blob: 9ec4d775b5018c3362259a69a64214d63448789f [file] [log] [blame]
Stefan Tauner4c723152016-01-14 22:47:55 +00001.\" Load the www device when using groff; provide a fallback for groff's MTO macro that formats email addresses.
2.ie \n[.g] \
3. mso www.tmac
Stefan Tauner0be072c2016-03-13 15:16:30 +00004.el \{
5. de MTO
6 \\$2 \(la\\$1 \(ra\\$3 \
Stefan Tauner4c723152016-01-14 22:47:55 +00007. .
Stefan Tauner0be072c2016-03-13 15:16:30 +00008.\}
Stefan Tauner4c723152016-01-14 22:47:55 +00009.\" Create wrappers for .MTO and .URL that print only text on systems w/o groff or if not outputting to a HTML
10.\" device. To that end we need to distinguish HTML output on groff from other configurations first.
11.nr groffhtml 0
12.if \n[.g] \
13. if "\*[.T]"html" \
14. nr groffhtml 1
15.\" For code reuse it would be nice to have a single wrapper that gets its target macro as parameter.
16.\" However, this did not work out with NetBSD's and OpenBSD's groff...
17.de URLB
18. ie (\n[groffhtml]==1) \{\
19. URL \\$@
20. \}
21. el \{\
22. ie "\\$2"" \{\
23. BR "\\$1" "\\$3"
24. \}
25. el \{\
26. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
27. \}
28. \}
29..
30.de MTOB
31. ie (\n[groffhtml]==1) \{\
32. MTO \\$@
33. \}
34. el \{\
35. ie "\\$2"" \{\
36. BR "\\$1" "\\$3"
37. \}
38. el \{\
39. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
40. \}
41. \}
42..
Joerg Mayera93d9dc2013-08-29 00:38:19 +000043.TH FLASHROM 8 "" ""
Stefan Reinauer261144c2006-07-27 23:29:02 +000044.SH NAME
Uwe Hermann530cb2d2009-05-14 22:58:21 +000045flashrom \- detect, read, write, verify and erase flash chips
Stefan Reinauer261144c2006-07-27 23:29:02 +000046.SH SYNOPSIS
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100047.B flashrom \fR[\fB\-h\fR|\fB\-R\fR|\fB\-L\fR|\fB\-z\fR|
48 \fB\-p\fR <programmername>[:<parameters>] [\fB\-c\fR <chipname>]
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +100049 (\fB\-\-flash\-name\fR|\fB\-\-flash\-size\fR|
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100050 [\fB\-E\fR|\fB\-r\fR <file>|\fB\-w\fR <file>|\fB\-v\fR <file>]
51 [(\fB\-l\fR <file>|\fB\-\-ifd|\fB \-\-fmap\fR|\fB\-\-fmap-file\fR <file>) [\fB\-i\fR <image>]]
52 [\fB\-n\fR] [\fB\-N\fR] [\fB\-f\fR])]
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +000053 [\fB\-V\fR[\fBV\fR[\fBV\fR]]] [\fB-o\fR <logfile>]
Stefan Reinauer261144c2006-07-27 23:29:02 +000054.SH DESCRIPTION
55.B flashrom
Uwe Hermanne8ba5382009-05-22 11:37:27 +000056is a utility for detecting, reading, writing, verifying and erasing flash
Uwe Hermann530cb2d2009-05-14 22:58:21 +000057chips. It's often used to flash BIOS/EFI/coreboot/firmware images in-system
Uwe Hermann941a2732011-07-25 21:12:57 +000058using a supported mainboard. However, it also supports various external
59PCI/USB/parallel-port/serial-port based devices which can program flash chips,
60including some network cards (NICs), SATA/IDE controller cards, graphics cards,
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +000061the Bus Pirate device, various FTDI FT2232/FT4232H/FT232H based USB devices, and more.
Uwe Hermanne74b9f82009-04-10 14:41:29 +000062.PP
Uwe Hermann9ff514d2010-06-07 19:41:25 +000063It supports a wide range of DIP32, PLCC32, DIP8, SO8/SOIC8, TSOP32, TSOP40,
Uwe Hermann941a2732011-07-25 21:12:57 +000064TSOP48, and BGA chips, which use various protocols such as LPC, FWH,
65parallel flash, or SPI.
Stefan Reinauer261144c2006-07-27 23:29:02 +000066.SH OPTIONS
Uwe Hermann9ff514d2010-06-07 19:41:25 +000067.B IMPORTANT:
Carl-Daniel Hailfinger5de93412009-05-01 10:53:49 +000068Please note that the command line interface for flashrom will change before
69flashrom 1.0. Do not use flashrom in scripts or other automated tools without
Uwe Hermanne8ba5382009-05-22 11:37:27 +000070checking that your flashrom version won't interpret options in a different way.
Carl-Daniel Hailfinger5de93412009-05-01 10:53:49 +000071.PP
Uwe Hermann9ff514d2010-06-07 19:41:25 +000072You can specify one of
73.BR \-h ", " \-R ", " \-L ", " \-z ", " \-E ", " \-r ", " \-w ", " \-v
74or no operation.
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000075If no operation is specified, flashrom will only probe for flash chips. It is
Michael Karcher31fd8252010-03-12 06:41:39 +000076recommended that if you try flashrom the first time on a system, you run it
Uwe Hermann941a2732011-07-25 21:12:57 +000077in probe-only mode and check the output. Also you are advised to make a
Uwe Hermann9ff514d2010-06-07 19:41:25 +000078backup of your current ROM contents with
79.B \-r
Stefan Taunere34e3e82013-01-01 00:06:51 +000080before you try to write a new image. All operations involving any chip access (probe/read/write/...) require the
81.B -p/--programmer
82option to be used (please see below).
Stefan Reinauerde063bf2006-09-21 13:09:22 +000083.TP
Uwe Hermanne74b9f82009-04-10 14:41:29 +000084.B "\-r, \-\-read <file>"
85Read flash ROM contents and save them into the given
86.BR <file> .
Uwe Hermann941a2732011-07-25 21:12:57 +000087If the file already exists, it will be overwritten.
Stefan Reinauerde063bf2006-09-21 13:09:22 +000088.TP
Uwe Hermanne74b9f82009-04-10 14:41:29 +000089.B "\-w, \-\-write <file>"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000090Write
91.B <file>
Uwe Hermann9ff514d2010-06-07 19:41:25 +000092into flash ROM. This will first automatically
93.B erase
94the chip, then write to it.
Stefan Taunerac54fbe2011-07-21 19:52:00 +000095.sp
96In the process the chip is also read several times. First an in-memory backup
97is made for disaster recovery and to be able to skip regions that are
98already equal to the image file. This copy is updated along with the write
99operation. In case of erase errors it is even re-read completely. After
100writing has finished and if verification is enabled, the whole flash chip is
101read out and compared with the input image.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000102.TP
Uwe Hermannea07f622009-06-24 17:31:08 +0000103.B "\-n, \-\-noverify"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000104Skip the automatic verification of flash ROM contents after writing. Using this
Uwe Hermannea07f622009-06-24 17:31:08 +0000105option is
106.B not
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000107recommended, you should only use it if you know what you are doing and if you
Uwe Hermannea07f622009-06-24 17:31:08 +0000108feel that the time for verification takes too long.
109.sp
110Typical usage is:
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000111.B "flashrom \-p prog \-n \-w <file>"
Uwe Hermannea07f622009-06-24 17:31:08 +0000112.sp
113This option is only useful in combination with
114.BR \-\-write .
115.TP
Nico Huber99d15952016-05-02 16:54:24 +0200116.B "\-N, \-\-noverify-all"
117Skip not included regions during automatic verification after writing (cf.
118.BR "\-l " "and " "\-i" ).
119You should only use this option if you are sure that communication with
120the flash chip is reliable (e.g. when using the
121.BR internal
122programmer). Even if flashrom is instructed not to touch parts of the
123flash chip, their contents could be damaged (e.g. due to misunderstood
124erase commands).
125.sp
126This option is required to flash an Intel system with locked ME flash
127region using the
128.BR internal
129programmer. It may be enabled by default in this case in the future.
130.TP
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000131.B "\-v, \-\-verify <file>"
132Verify the flash ROM contents against the given
133.BR <file> .
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000134.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000135.B "\-E, \-\-erase"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000136Erase the flash ROM chip.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000137.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000138.B "\-V, \-\-verbose"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000139More verbose output. This option can be supplied multiple times
Stefan Taunereebeb532011-08-04 17:40:25 +0000140(max. 3 times, i.e.
141.BR \-VVV )
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000142for even more debug output.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000143.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000144.B "\-c, \-\-chip" <chipname>
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000145Probe only for the specified flash ROM chip. This option takes the chip name as
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000146printed by
147.B "flashrom \-L"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000148without the vendor name as parameter. Please note that the chip name is
149case sensitive.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000150.TP
Joerg Mayer645c6df2010-03-13 14:47:48 +0000151.B "\-f, \-\-force"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000152Force one or more of the following actions:
Joerg Mayer645c6df2010-03-13 14:47:48 +0000153.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000154* Force chip read and pretend the chip is there.
155.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000156* Force chip access even if the chip is bigger than the maximum supported \
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000157size for the flash bus.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000158.sp
159* Force erase even if erase is known bad.
160.sp
161* Force write even if write is known bad.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000162.TP
163.B "\-l, \-\-layout <file>"
164Read ROM layout from
165.BR <file> .
Uwe Hermann87c07932009-05-05 16:15:46 +0000166.sp
167flashrom supports ROM layouts. This allows you to flash certain parts of
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000168the flash chip only. A ROM layout file contains multiple lines with the
169following syntax:
170.sp
171.B " startaddr:endaddr imagename"
172.sp
173.BR "startaddr " "and " "endaddr "
174are hexadecimal addresses within the ROM file and do not refer to any
175physical address. Please note that using a 0x prefix for those hexadecimal
176numbers is not necessary, but you can't specify decimal/octal numbers.
177.BR "imagename " "is an arbitrary name for the region/image from"
178.BR " startaddr " "to " "endaddr " "(both addresses included)."
179.sp
180Example:
Uwe Hermann87c07932009-05-05 16:15:46 +0000181.sp
182 00000000:00008fff gfxrom
183 00009000:0003ffff normal
184 00040000:0007ffff fallback
185.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000186If you only want to update the image named
187.BR "normal " "in a ROM based on the layout above, run"
Uwe Hermann87c07932009-05-05 16:15:46 +0000188.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000189.B " flashrom \-p prog \-\-layout rom.layout \-\-image normal \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000190.sp
Stefan Taunere34e3e82013-01-01 00:06:51 +0000191To update only the images named
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000192.BR "normal " "and " "fallback" ", run:"
Uwe Hermann87c07932009-05-05 16:15:46 +0000193.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000194.B " flashrom \-p prog \-l rom.layout \-i normal -i fallback \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000195.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000196Overlapping sections are not supported.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000197.TP
Arthur Heymansc82900b2018-01-10 12:48:16 +0100198.B "\-\-fmap"
199Read layout from fmap in flash chip.
200.sp
201flashrom supports the fmap binary format which is commonly used by coreboot
202for partitioning a flash chip. The on-chip fmap will be read and used to generate
203the layout.
204.sp
205If you only want to update the
206.BR "COREBOOT"
207region defined in the fmap, run
208.sp
209.B " flashrom -p prog \-\-fmap \-\-image COREBOOT \-w some.rom"
210.TP
211.B "\-\-fmap-file <file>"
212Read layout from a
213.BR <file>
214containing binary fmap (e.g. coreboot roms).
215.sp
216flashrom supports the fmap binary format which is commonly used by coreboot
217for partitioning a flash chip. The fmap in the specified file will be read and
218used to generate the layout.
219.sp
220If you only want to update the
221.BR "COREBOOT"
222region defined in the binary fmap file, run
223.sp
224.B " flashrom \-p prog \-\-fmap-file some.rom \-\-image COREBOOT \-w some.rom"
225.TP
Nico Huber305f4172013-06-14 11:55:26 +0200226.B "\-\-ifd"
227Read ROM layout from Intel Firmware Descriptor.
228.sp
229flashrom supports ROM layouts given by an Intel Firmware Descriptor
230(IFD). The on-chip descriptor will be read and used to generate the
231layout. If you need to change the layout, you have to update the IFD
232only first.
233.sp
234The following ROM images may be present in an IFD:
235.sp
236 fd the IFD itself
237 bios the host firmware aka. BIOS
238 me Intel Management Engine firmware
239 gbe gigabit ethernet firmware
240 pd platform specific data
241.TP
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000242.B "\-i, \-\-image <imagename>"
243Only flash region/image
244.B <imagename>
Uwe Hermann67808fe2007-10-18 00:29:05 +0000245from flash layout.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000246.TP
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +1000247.B "\-\-flash\-name"
248Prints out the detected flash chips name.
249.TP
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +1000250.B "\-\-flash\-size"
251Prints out the detected flash chips size.
252.TP
Michael Niewöhner96cc5d32021-09-21 17:37:32 +0200253.B "\-\-flash\-contents <ref\-file>"
254The file contents of
255.BR <ref\-file>
256will be used to decide which parts of the flash need to be written. Providing
257this saves an initial read of the full flash chip. Be careful, if the provided
258data doesn't actually match the flash contents, results are undefined.
259.TP
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000260.B "\-L, \-\-list\-supported"
Uwe Hermann941a2732011-07-25 21:12:57 +0000261List the flash chips, chipsets, mainboards, and external programmers
262(including PCI, USB, parallel port, and serial port based devices)
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000263supported by flashrom.
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000264.sp
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000265There are many unlisted boards which will work out of the box, without
266special support in flashrom. Please let us know if you can verify that
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000267other boards work or do not work out of the box.
268.sp
269.B IMPORTANT:
270For verification you have
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000271to test an ERASE and/or WRITE operation, so make sure you only do that
272if you have proper means to recover from failure!
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000273.TP
Uwe Hermann20a293f2009-06-19 10:42:43 +0000274.B "\-z, \-\-list\-supported-wiki"
275Same as
276.BR \-\-list\-supported ,
277but outputs the supported hardware in MediaWiki syntax, so that it can be
Stefan Tauner4c723152016-01-14 22:47:55 +0000278easily pasted into the
279.URLB https://flashrom.org/Supported_hardware "supported hardware wiki page" .
Uwe Hermann941a2732011-07-25 21:12:57 +0000280Please note that MediaWiki output is not compiled in by default.
Uwe Hermann20a293f2009-06-19 10:42:43 +0000281.TP
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000282.B "\-p, \-\-programmer <name>[:parameter[,parameter[,parameter]]]"
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000283Specify the programmer device. This is mandatory for all operations
284involving any chip access (probe/read/write/...). Currently supported are:
Carl-Daniel Hailfingerce986772009-05-09 00:27:07 +0000285.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000286.BR "* internal" " (for in-system flashing in the mainboard)"
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000287.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000288.BR "* dummy" " (virtual programmer for testing flashrom)"
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000289.sp
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000290.BR "* nic3com" " (for flash ROMs on 3COM network cards)"
291.sp
Sergey Lichack98f47102012-08-27 01:24:15 +0000292.BR "* nicrealtek" " (for flash ROMs on Realtek and SMC 1211 network cards)"
Uwe Hermann829ed842010-05-24 17:39:14 +0000293.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000294.BR "* nicnatsemi" " (for flash ROMs on National Semiconductor DP838* network \
295cards)"
296.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000297.BR "* nicintel" " (for parallel flash ROMs on Intel 10/100Mbit network cards)
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000298.sp
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000299.BR "* gfxnvidia" " (for flash ROMs on NVIDIA graphics cards)"
300.sp
TURBO Jb0912c02009-09-02 23:00:46 +0000301.BR "* drkaiser" " (for flash ROMs on Dr. Kaiser PC-Waechter PCI cards)"
302.sp
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000303.BR "* satasii" " (for flash ROMs on Silicon Image SATA/IDE controllers)"
304.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000305.BR "* satamv" " (for flash ROMs on Marvell SATA controllers)"
306.sp
Uwe Hermannddd5c9e2010-02-21 21:17:00 +0000307.BR "* atahpt" " (for flash ROMs on Highpoint ATA/RAID controllers)"
308.sp
Stefan Tauner4f094752014-06-01 22:36:30 +0000309.BR "* atavia" " (for flash ROMs on VIA VT6421A SATA controllers)"
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000310.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000311.BR "* atapromise" " (for flash ROMs on Promise PDC2026x ATA/RAID controllers)"
312.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000313.BR "* it8212" " (for flash ROMs on ITE IT8212F ATA/RAID controller)"
314.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000315.BR "* ft2232_spi" " (for SPI flash ROMs attached to an FT2232/FT4232H/FT232H family based USB SPI programmer).
Paul Fox05dfbe62009-06-16 21:08:06 +0000316.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000317.BR "* serprog" " (for flash ROMs attached to a programmer speaking serprog, \
Stefan Tauner0be072c2016-03-13 15:16:30 +0000318including some Arduino-based devices)."
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000319.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000320.BR "* buspirate_spi" " (for SPI flash ROMs attached to a Bus Pirate)"
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000321.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000322.BR "* dediprog" " (for SPI flash ROMs attached to a Dediprog SF100)"
323.sp
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000324.BR "* rayer_spi" " (for SPI flash ROMs attached to a parallel port by one of various cable types)"
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000325.sp
Michael Karchere5449392012-05-05 20:53:59 +0000326.BR "* pony_spi" " (for SPI flash ROMs attached to a SI-Prog serial port "
327bitbanging adapter)
328.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000329.BR "* nicintel_spi" " (for SPI flash ROMs on Intel Gigabit network cards)"
Idwer Vollering004f4b72010-09-03 18:21:21 +0000330.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000331.BR "* ogp_spi" " (for SPI flash ROMs on Open Graphics Project graphics card)"
Mark Marshall90021f22010-12-03 14:48:11 +0000332.sp
David Hendricksf9a30552015-05-23 20:30:30 -0700333.BR "* linux_mtd" " (for SPI flash ROMs accessible via /dev/mtdX on Linux)"
334.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +0000335.BR "* linux_spi" " (for SPI flash ROMs accessible via /dev/spidevX.Y on Linux)"
336.sp
James Lairdc60de0e2013-03-27 13:00:23 +0000337.BR "* usbblaster_spi" " (for SPI flash ROMs attached to an Altera USB-Blaster compatible cable)"
338.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000339.BR "* nicintel_eeprom" " (for SPI EEPROMs on Intel Gigabit network cards)"
340.sp
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000341.BR "* mstarddc_spi" " (for SPI flash ROMs accessible through DDC in MSTAR-equipped displays)"
342.sp
Justin Chevrier66e554b2015-02-08 21:58:10 +0000343.BR "* pickit2_spi" " (for SPI flash ROMs accessible via Microchip PICkit2)"
344.sp
Urja Rannikko0870b022016-01-31 22:10:29 +0000345.BR "* ch341a_spi" " (for SPI flash ROMs attached to WCH CH341A)"
346.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100347.BR "* digilent_spi" " (for SPI flash ROMs attached to iCEblink40 development boards)"
348.sp
Marc Schink3578ec62016-03-17 16:23:03 +0100349.BR "* jlink_spi" " (for SPI flash ROMs attached to SEGGER J-Link and compatible devices)"
350.sp
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100351.BR "* ni845x_spi" " (for SPI flash ROMs attached to National Instruments USB-8451 or USB-8452)"
352.sp
Miklós Márton324929c2019-08-01 19:14:10 +0200353.BR "* stlinkv3_spi" " (for SPI flash ROMs attached to STMicroelectronics STLINK V3 devices)"
354.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000355Some programmers have optional or mandatory parameters which are described
356in detail in the
Stefan Tauner6697f712014-08-06 15:09:15 +0000357.B PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000358section. Support for some programmers can be disabled at compile time.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000359.B "flashrom \-h"
Michael Karchere5eafb22010-03-07 12:11:08 +0000360lists all supported programmers.
361.TP
362.B "\-h, \-\-help"
363Show a help text and exit.
364.TP
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000365.B "\-o, \-\-output <logfile>"
366Save the full debug log to
367.BR <logfile> .
368If the file already exists, it will be overwritten. This is the recommended
369way to gather logs from flashrom because they will be verbose even if the
Stefan Tauner6697f712014-08-06 15:09:15 +0000370on-screen messages are not verbose and don't require output redirection.
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000371.TP
Michael Karchere5eafb22010-03-07 12:11:08 +0000372.B "\-R, \-\-version"
373Show version information and exit.
Stefan Tauner6697f712014-08-06 15:09:15 +0000374.SH PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000375Some programmer drivers accept further parameters to set programmer-specific
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000376parameters. These parameters are separated from the programmer name by a
Michael Karchere5eafb22010-03-07 12:11:08 +0000377colon. While some programmers take arguments at fixed positions, other
378programmers use a key/value interface in which the key and value is separated
379by an equal sign and different pairs are separated by a comma or a colon.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000380.SS
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000381.BR "internal " programmer
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000382.TP
383.B Board Enables
384.sp
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000385Some mainboards require to run mainboard specific code to enable flash erase
386and write support (and probe support on old systems with parallel flash).
387The mainboard brand and model (if it requires specific code) is usually
388autodetected using one of the following mechanisms: If your system is
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000389running coreboot, the mainboard type is determined from the coreboot table.
390Otherwise, the mainboard is detected by examining the onboard PCI devices
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000391and possibly DMI info. If PCI and DMI do not contain information to uniquely
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000392identify the mainboard (which is the exception), or if you want to override
393the detected mainboard model, you can specify the mainboard using the
394.sp
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000395.B " flashrom \-p internal:mainboard=<vendor>:<board>"
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000396syntax.
397.sp
398See the 'Known boards' or 'Known laptops' section in the output
399of 'flashrom \-L' for a list of boards which require the specification of
400the board name, if no coreboot table is found.
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000401.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000402Some of these board-specific flash enabling functions (called
403.BR "board enables" )
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000404in flashrom have not yet been tested. If your mainboard is detected needing
405an untested board enable function, a warning message is printed and the
406board enable is not executed, because a wrong board enable function might
407cause the system to behave erratically, as board enable functions touch the
408low-level internals of a mainboard. Not executing a board enable function
409(if one is needed) might cause detection or erasing failure. If your board
410protects only part of the flash (commonly the top end, called boot block),
411flashrom might encounter an error only after erasing the unprotected part,
412so running without the board-enable function might be dangerous for erase
413and write (which includes erase).
414.sp
415The suggested procedure for a mainboard with untested board specific code is
416to first try to probe the ROM (just invoke flashrom and check that it
417detects your flash chip type) without running the board enable code (i.e.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000418without any parameters). If it finds your chip, fine. Otherwise, retry
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000419probing your chip with the board-enable code running, using
420.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000421.B " flashrom \-p internal:boardenable=force"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000422.sp
423If your chip is still not detected, the board enable code seems to be broken
424or the flash chip unsupported. Otherwise, make a backup of your current ROM
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000425contents (using
426.BR \-r )
427and store it to a medium outside of your computer, like
428a USB drive or a network share. If you needed to run the board enable code
Stefan Taunereb582572012-09-21 12:52:50 +0000429already for probing, use it for reading too.
430If reading succeeds and the contens of the read file look legit you can try to write the new image.
431You should enable the board enable code in any case now, as it
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000432has been written because it is known that writing/erasing without the board
433enable is going to fail. In any case (success or failure), please report to
434the flashrom mailing list, see below.
435.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000436.TP
437.B Coreboot
438.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000439On systems running coreboot, flashrom checks whether the desired image matches
440your mainboard. This needs some special board ID to be present in the image.
441If flashrom detects that the image you want to write and the current board
442do not match, it will refuse to write the image unless you specify
443.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000444.B " flashrom \-p internal:boardmismatch=force"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000445.TP
446.B ITE IT87 Super I/O
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000447.sp
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000448If your mainboard is manufactured by GIGABYTE and supports DualBIOS it is very likely that it uses an
449ITE IT87 series Super I/O to switch between the two flash chips. Only one of them can be accessed at a time
450and you can manually select which one to use with the
451.sp
452.B " flashrom \-p internal:dualbiosindex=chip"
453.sp
454syntax where
455.B chip
456is the index of the chip to use (0 = main, 1 = backup). You can check which one is currently selected by
457leaving out the
458.B chip
459parameter.
460.sp
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000461If your mainboard uses an ITE IT87 series Super I/O for LPC<->SPI flash bus
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000462translation, flashrom should autodetect that configuration. If you want to
463set the I/O base port of the IT87 series SPI controller manually instead of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000464using the value provided by the BIOS, use the
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000465.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000466.B " flashrom \-p internal:it87spiport=portnum"
467.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000468syntax where
469.B portnum
470is the I/O port number (must be a multiple of 8). In the unlikely case
471flashrom doesn't detect an active IT87 LPC<->SPI bridge, please send a bug
472report so we can diagnose the problem.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000473.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000474.TP
Rudolf Marek70e14592013-07-25 22:58:56 +0000475.B AMD chipsets
476.sp
477Beginning with the SB700 chipset there is an integrated microcontroller (IMC) based on the 8051 embedded in
478every AMD southbridge. Its firmware resides in the same flash chip as the host's which makes writing to the
479flash risky if the IMC is active. Flashrom tries to temporarily disable the IMC but even then changing the
480contents of the flash can have unwanted effects: when the IMC continues (at the latest after a reboot) it will
481continue executing code from the flash. If the code was removed or changed in an unfortunate way it is
482unpredictable what the IMC will do. Therefore, if flashrom detects an active IMC it will disable write support
483unless the user forces it with the
484.sp
485.B " flashrom \-p internal:amd_imc_force=yes"
486.sp
487syntax. The user is responsible for supplying a suitable image or leaving out the IMC region with the help of
488a layout file. This limitation might be removed in the future when we understand the details better and have
489received enough feedback from users. Please report the outcome if you had to use this option to write a chip.
490.sp
Stefan Tauner21071b02014-05-16 21:39:48 +0000491An optional
492.B spispeed
493parameter specifies the frequency of the SPI bus where applicable (i.e.\& SB600 or later with an SPI flash chip
494directly attached to the chipset).
495Syntax is
496.sp
497.B " flashrom \-p internal:spispeed=frequency"
498.sp
499where
500.B frequency
501can be
502.BR "'16.5\ MHz'" ", " "'22\ MHz'" ", " "'33\ MHz'" ", " "'66\ MHz'" ", " "'100\ MHZ'" ", or " "'800\ kHz'" "."
503Support of individual frequencies depends on the generation of the chipset:
504.sp
505* SB6xx, SB7xx, SP5xxx: from 16.5 MHz up to and including 33 MHz
506.sp
507* SB8xx, SB9xx, Hudson: from 16.5 MHz up to and including 66 MHz
508.sp
509* Yangtze (with SPI 100 engine as found in Kabini and Tamesh): all of them
510.sp
511The default is to use 16.5 MHz and disable Fast Reads.
Rudolf Marek70e14592013-07-25 22:58:56 +0000512.TP
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000513.B Intel chipsets
514.sp
Stefan Tauner50e7c602011-11-08 10:55:54 +0000515If you have an Intel chipset with an ICH8 or later southbridge with SPI flash
Stefan Taunereb582572012-09-21 12:52:50 +0000516attached, and if a valid descriptor was written to it (e.g.\& by the vendor), the
Stefan Tauner50e7c602011-11-08 10:55:54 +0000517chipset provides an alternative way to access the flash chip(s) named
518.BR "Hardware Sequencing" .
519It is much simpler than the normal access method (called
520.BR "Software Sequencing" "),"
521but does not allow the software to choose the SPI commands to be sent.
522You can use the
523.sp
524.B " flashrom \-p internal:ich_spi_mode=value"
525.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000526syntax where
527.BR "value " "can be"
Stefan Tauner50e7c602011-11-08 10:55:54 +0000528.BR auto ", " swseq " or " hwseq .
529By default
530.RB "(or when setting " ich_spi_mode=auto )
Stefan Taunereb582572012-09-21 12:52:50 +0000531the module tries to use swseq and only activates hwseq if need be (e.g.\& if
Stefan Tauner50e7c602011-11-08 10:55:54 +0000532important opcodes are inaccessible due to lockdown; or if more than one flash
533chip is attached). The other options (swseq, hwseq) select the respective mode
534(if possible).
535.sp
Stefan Tauner5210e722012-02-16 01:13:00 +0000536ICH8 and later southbridges may also have locked address ranges of different
537kinds if a valid descriptor was written to it. The flash address space is then
538partitioned in multiple so called "Flash Regions" containing the host firmware,
539the ME firmware and so on respectively. The flash descriptor can also specify up
540to 5 so called "Protected Regions", which are freely chosen address ranges
541independent from the aforementioned "Flash Regions". All of them can be write
Nico Huber7590d1a2016-05-03 13:38:28 +0200542and/or read protected individually.
Stefan Tauner5210e722012-02-16 01:13:00 +0000543.sp
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000544If you have an Intel chipset with an ICH2 or later southbridge and if you want
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000545to set specific IDSEL values for a non-default flash chip or an embedded
546controller (EC), you can use the
547.sp
548.B " flashrom \-p internal:fwh_idsel=value"
549.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000550syntax where
551.B value
552is the 48-bit hexadecimal raw value to be written in the
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000553IDSEL registers of the Intel southbridge. The upper 32 bits use one hex digit
554each per 512 kB range between 0xffc00000 and 0xffffffff, and the lower 16 bits
555use one hex digit each per 1024 kB range between 0xff400000 and 0xff7fffff.
556The rightmost hex digit corresponds with the lowest address range. All address
557ranges have a corresponding sister range 4 MB below with identical IDSEL
558settings. The default value for ICH7 is given in the example below.
559.sp
560Example:
561.B "flashrom \-p internal:fwh_idsel=0x001122334567"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000562.TP
563.B Laptops
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000564.sp
Nico Huber2e50cdc2018-09-23 20:20:26 +0200565Using flashrom on older laptops that don't boot from the SPI bus is
566dangerous and may easily make your hardware unusable (see also the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000567.B BUGS
Nico Huber2e50cdc2018-09-23 20:20:26 +0200568section). The embedded controller (EC) in some
569machines may interact badly with flashing.
Stefan Tauner4c723152016-01-14 22:47:55 +0000570More information is
571.URLB https://flashrom.org/Laptops "in the wiki" .
Nico Huber2e50cdc2018-09-23 20:20:26 +0200572Problems occur when the flash chip is shared between BIOS
573and EC firmware, and the latter does not expect flashrom
574to access the chip. While flashrom tries to change the contents of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000575that memory the EC might need to fetch new instructions or data from it and
576could stop working correctly. Probing for and reading from the chip may also
577irritate your EC and cause fan failure, backlight failure, sudden poweroff, and
Nico Huber2e50cdc2018-09-23 20:20:26 +0200578other nasty effects. flashrom will attempt to detect if it is running on such a
579laptop and limit probing to SPI buses. If you want to probe the LPC bus
580anyway at your own risk, use
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000581.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000582.B " flashrom \-p internal:laptop=force_I_want_a_brick"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000583.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000584We will not help you if you force flashing on a laptop because this is a really
585dumb idea.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000586.sp
587You have been warned.
588.sp
589Currently we rely on the chassis type encoded in the DMI/SMBIOS data to detect
590laptops. Some vendors did not implement those bits correctly or set them to
Nico Huber2e50cdc2018-09-23 20:20:26 +0200591generic and/or dummy values. flashrom will then issue a warning and restrict
592buses like above. In this case you can use
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000593.sp
594.B " flashrom \-p internal:laptop=this_is_not_a_laptop"
595.sp
Stefan Tauner6697f712014-08-06 15:09:15 +0000596to tell flashrom (at your own risk) that it is not running on a laptop.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000597.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000598.BR "dummy " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000599.IP
600The dummy programmer operates on a buffer in memory only. It provides a safe and fast way to test various
601aspects of flashrom and is mainly used in development and while debugging.
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000602It is able to emulate some chips to a certain degree (basic
603identify/read/erase/write operations work).
604.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000605An optional parameter specifies the bus types it
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000606should support. For that you have to use the
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000607.sp
608.B " flashrom \-p dummy:bus=[type[+type[+type]]]"
609.sp
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000610syntax where
611.B type
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000612can be
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000613.BR parallel ", " lpc ", " fwh ", " spi
614in any order. If you specify bus without type, all buses will be disabled.
615If you do not specify bus, all buses will be enabled.
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000616.sp
617Example:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000618.B "flashrom \-p dummy:bus=lpc+fwh"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000619.sp
620The dummy programmer supports flash chip emulation for automated self-tests
621without hardware access. If you want to emulate a flash chip, use the
622.sp
623.B " flashrom \-p dummy:emulate=chip"
624.sp
625syntax where
626.B chip
627is one of the following chips (please specify only the chip name, not the
628vendor):
629.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000630.RB "* ST " M25P10.RES " SPI flash chip (128 kB, RES, page write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000631.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000632.RB "* SST " SST25VF040.REMS " SPI flash chip (512 kB, REMS, byte write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000633.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000634.RB "* SST " SST25VF032B " SPI flash chip (4096 kB, RDID, AAI write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000635.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000636.RB "* Macronix " MX25L6436 " SPI flash chip (8192 kB, RDID, SFDP)"
Stefan Tauner0b9df972012-05-07 22:12:16 +0000637.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000638Example:
639.B "flashrom -p dummy:emulate=SST25VF040.REMS"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000640.TP
641.B Persistent images
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000642.sp
643If you use flash chip emulation, flash image persistence is available as well
644by using the
645.sp
646.B " flashrom \-p dummy:emulate=chip,image=image.rom"
647.sp
648syntax where
649.B image.rom
650is the file where the simulated chip contents are read on flashrom startup and
651where the chip contents on flashrom shutdown are written to.
652.sp
653Example:
654.B "flashrom -p dummy:emulate=M25P10.RES,image=dummy.bin"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000655.TP
656.B SPI write chunk size
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000657.sp
658If you use SPI flash chip emulation for a chip which supports SPI page write
659with the default opcode, you can set the maximum allowed write chunk size with
660the
661.sp
662.B " flashrom \-p dummy:emulate=chip,spi_write_256_chunksize=size"
663.sp
664syntax where
665.B size
Stefan Taunereb582572012-09-21 12:52:50 +0000666is the number of bytes (min.\& 1, max.\& 256).
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000667.sp
668Example:
669.sp
670.B " flashrom -p dummy:emulate=M25P10.RES,spi_write_256_chunksize=5"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000671.TP
672.B SPI blacklist
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000673.sp
674To simulate a programmer which refuses to send certain SPI commands to the
675flash chip, you can specify a blacklist of SPI commands with the
676.sp
677.B " flashrom -p dummy:spi_blacklist=commandlist"
678.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000679syntax where
680.B commandlist
681is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000682SPI commands. If commandlist is e.g.\& 0302, flashrom will behave as if the SPI
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000683controller refuses to run command 0x03 (READ) and command 0x02 (WRITE).
684commandlist may be up to 512 characters (256 commands) long.
685Implementation note: flashrom will detect an error during command execution.
686.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000687.TP
688.B SPI ignorelist
689.sp
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000690To simulate a flash chip which ignores (doesn't support) certain SPI commands,
691you can specify an ignorelist of SPI commands with the
692.sp
693.B " flashrom -p dummy:spi_ignorelist=commandlist"
694.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000695syntax where
696.B commandlist
697is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000698SPI commands. If commandlist is e.g.\& 0302, the emulated flash chip will ignore
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000699command 0x03 (READ) and command 0x02 (WRITE). commandlist may be up to 512
700characters (256 commands) long.
701Implementation note: flashrom won't detect an error during command execution.
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000702.sp
703.TP
704.B SPI status register
705.sp
706You can specify the initial content of the chip's status register with the
707.sp
708.B " flashrom -p dummy:spi_status=content"
709.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000710syntax where
711.B content
712is an 8-bit hexadecimal value.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000713.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000714.BR "nic3com" , " nicrealtek" , " nicnatsemi" , " nicintel", " nicintel_eeprom"\
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000715, " nicintel_spi" , " gfxnvidia" , " ogp_spi" , " drkaiser" , " satasii"\
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000716, " satamv" , " atahpt", " atavia ", " atapromise " and " it8212 " programmers
Stefan Tauner4c723152016-01-14 22:47:55 +0000717.IP
Michael Karchere5eafb22010-03-07 12:11:08 +0000718These programmers have an option to specify the PCI address of the card
719your want to use, which must be specified if more than one card supported
720by the selected programmer is installed in your system. The syntax is
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000721.sp
722.BR " flashrom \-p xxxx:pci=bb:dd.f" ,
723.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000724where
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000725.B xxxx
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000726is the name of the programmer,
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000727.B bb
728is the PCI bus number,
729.B dd
730is the PCI device number, and
731.B f
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000732is the PCI function number of the desired device.
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000733.sp
734Example:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000735.B "flashrom \-p nic3com:pci=05:04.0"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000736.SS
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000737.BR "atavia " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000738.IP
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000739Due to the mysterious address handling of the VIA VT6421A controller the user can specify an offset with the
740.sp
741.B " flashrom \-p atavia:offset=addr"
742.sp
743syntax where
744.B addr
745will be interpreted as usual (leading 0x (0) for hexadecimal (octal) values, or else decimal).
746For more information please see
Stefan Tauner4c723152016-01-14 22:47:55 +0000747.URLB https://flashrom.org/VT6421A "its wiki page" .
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000748.SS
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000749.BR "atapromise " programmer
750.IP
751This programmer is currently limited to 32 kB, regardless of the actual size of the flash chip. This stems
752from the fact that, on the tested device (a Promise Ultra100), not all of the chip's address lines were
753actually connected. You may use this programmer to flash firmware updates, since these are only 16 kB in
754size (padding to 32 kB is required).
755.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000756.BR "nicintel_eeprom " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000757.IP
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000758This is the first programmer module in flashrom that does not provide access to NOR flash chips but EEPROMs
759mounted on gigabit Ethernet cards based on Intel's 82580 NIC. Because EEPROMs normally do not announce their
Stefan Tauner0be072c2016-03-13 15:16:30 +0000760size nor allow themselves to be identified, the controller relies on correct size values written to predefined
761addresses within the chip. Flashrom follows this scheme but assumes the minimum size of 16 kB (128 kb) if an
762unprogrammed EEPROM/card is detected. Intel specifies following EEPROMs to be compatible:
763Atmel AT25128, AT25256, Micron (ST) M95128, M95256 and OnSemi (Catalyst) CAT25CS128.
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000764.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000765.BR "ft2232_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000766.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000767This module supports various programmers based on FTDI FT2232/FT4232H/FT232H chips including the DLP Design
768DLP-USB1232H, openbiosprog-spi, Amontec JTAGkey/JTAGkey-tiny/JTAGkey-2, Dangerous Prototypes Bus Blaster,
769Olimex ARM-USB-TINY/-H, Olimex ARM-USB-OCD/-H, OpenMoko Neo1973 Debug board (V2+), TIAO/DIYGADGET USB
Russ Dill7bd31a42019-10-30 00:40:43 -0700770Multi-Protocol Adapter (TUMPA), TUMPA Lite, GOEPEL PicoTAP, Google Servo v1/v2 and Tin Can Tools
771Flyswatter/Flyswatter 2.
Stefan Tauner0be072c2016-03-13 15:16:30 +0000772.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000773An optional parameter specifies the controller
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300774type, channel/interface/port and GPIO-based chip select it should support. For that you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000775.sp
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300776.B " flashrom \-p ft2232_spi:type=model,port=interface,csgpiol=gpio"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000777.sp
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000778syntax where
779.B model
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000780can be
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +0000781.BR 2232H ", " 4232H ", " 232H ", " jtagkey ", " busblaster ", " openmoko ", " \
Uwe Hermann836b26a2011-10-14 20:33:14 +0000782arm-usb-tiny ", " arm-usb-tiny-h ", " arm-usb-ocd ", " arm-usb-ocd-h \
Todd Broch6800c952016-02-14 15:46:00 +0000783", " tumpa ", " tumpalite ", " picotap ", " google-servo ", " google-servo-v2 \
784" or " google-servo-v2-legacy
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000785.B interface
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000786can be
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300787.BR A ", " B ", " C ", or " D
788and
789.B csgpiol
790can be a number between 0 and 3, denoting GPIOL0-GPIOL3 correspondingly.
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000791The default model is
792.B 4232H
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300793the default interface is
794.BR A
795and GPIO is not used by default.
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000796.sp
Shik Chen14fbc4b2012-09-17 00:40:54 +0000797If there is more than one ft2232_spi-compatible device connected, you can select which one should be used by
798specifying its serial number with the
799.sp
800.B " flashrom \-p ft2232_spi:serial=number"
801.sp
802syntax where
803.B number
804is the serial number of the device (which can be found for example in the output of lsusb -v).
805.sp
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000806All models supported by the ft2232_spi driver can configure the SPI clock rate by setting a divisor. The
Stefan Tauner0554ca52013-07-25 22:54:25 +0000807expressible divisors are all
808.B even
809numbers between 2 and 2^17 (=131072) resulting in SPI clock frequencies of
Samir Ibradžićb482c6d2012-05-15 22:58:19 +00008106 MHz down to about 92 Hz for 12 MHz inputs. The default divisor is set to 2, but you can use another one by
811specifying the optional
812.B divisor
813parameter with the
814.sp
815.B " flashrom \-p ft2232_spi:divisor=div"
816.sp
817syntax.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000818.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000819.BR "serprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000820.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000821This module supports all programmers speaking the serprog protocol. This includes some Arduino-based devices
822as well as various programmers by Urja Rannikko, Juhana Helovuo, Stefan Tauner, Chi Zhang and many others.
823.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000824A mandatory parameter specifies either a serial device (and baud rate) or an IP/port combination for
825communicating with the programmer.
826The device/baud combination has to start with
827.B dev=
828and separate the optional baud rate with a colon.
829For example
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000830.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000831.B " flashrom \-p serprog:dev=/dev/ttyS0:115200"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000832.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000833If no baud rate is given the default values by the operating system/hardware will be used.
834For IP connections you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000835.sp
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000836.B " flashrom \-p serprog:ip=ipaddr:port"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000837.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000838syntax.
839In case the device supports it, you can set the SPI clock frequency with the optional
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000840.B spispeed
Stefan Tauner0554ca52013-07-25 22:54:25 +0000841parameter. The frequency is parsed as hertz, unless an
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000842.BR M ", or " k
843suffix is given, then megahertz or kilohertz are used respectively.
844Example that sets the frequency to 2 MHz:
845.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +0000846.B " flashrom \-p serprog:dev=/dev/device:baud,spispeed=2M"
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000847.sp
848More information about serprog is available in
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000849.B serprog-protocol.txt
850in the source distribution.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000851.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000852.BR "buspirate_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000853.IP
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000854A required
855.B dev
856parameter specifies the Bus Pirate device node and an optional
857.B spispeed
858parameter specifies the frequency of the SPI bus. The parameter
Michael Karchere5eafb22010-03-07 12:11:08 +0000859delimiter is a comma. Syntax is
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000860.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000861.B " flashrom \-p buspirate_spi:dev=/dev/device,spispeed=frequency"
Michael Karchere5eafb22010-03-07 12:11:08 +0000862.sp
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000863where
864.B frequency
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000865can be
866.BR 30k ", " 125k ", " 250k ", " 1M ", " 2M ", " 2.6M ", " 4M " or " 8M
Michael Karchere5eafb22010-03-07 12:11:08 +0000867(in Hz). The default is the maximum frequency of 8 MHz.
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000868.sp
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600869The baud rate for communication between the host and the Bus Pirate can be specified with the optional
870.B serialspeed
871parameter. Syntax is
872.sp
873.B " flashrom -p buspirate_spi:serialspeed=baud
874.sp
875where
876.B baud
877can be
878.BR 115200 ", " 230400 ", " 250000 " or " 2000000 " (" 2M ")."
879The default is 2M baud for Bus Pirate hardware version 3.0 and greater, and 115200 otherwise.
880.sp
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000881An optional pullups parameter specifies the use of the Bus Pirate internal pull-up resistors. This may be
882needed if you are working with a flash ROM chip that you have physically removed from the board. Syntax is
883.sp
884.B " flashrom -p buspirate_spi:pullups=state"
885.sp
886where
887.B state
888can be
889.BR on " or " off .
Stefan Tauner4c723152016-01-14 22:47:55 +0000890More information about the Bus Pirate pull-up resistors and their purpose is available
891.URLB "http://dangerousprototypes.com/docs/Practical_guide_to_Bus_Pirate_pull-up_resistors" \
892"in a guide by dangerousprototypes" .
Jeremy Kerr98bdcb42021-05-23 17:58:06 +0800893.sp
894The state of the Bus Pirate power supply pins is controllable through an optional
895.B psus
896parameter. Syntax is
897.sp
898.B " flashrom -p buspirate_spi:psus=state"
899.sp
900where
901.B state
902can be
903.BR on " or " off .
904This allows the bus pirate to power the ROM chip directly. This may also be used to provide the
905required pullup voltage (when using the
906.B pullups
907option), by connecting the Bus Pirate's Vpu input to the appropriate Vcc pin.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000908.SS
Justin Chevrier66e554b2015-02-08 21:58:10 +0000909.BR "pickit2_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000910.IP
Justin Chevrier66e554b2015-02-08 21:58:10 +0000911An optional
912.B voltage
913parameter specifies the voltage the PICkit2 should use. The default unit is Volt if no unit is specified.
914You can use
915.BR mV ", " millivolt ", " V " or " Volt
916as unit specifier. Syntax is
917.sp
918.B " flashrom \-p pickit2_spi:voltage=value"
919.sp
920where
921.B value
922can be
923.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
924or the equivalent in mV.
925.sp
926An optional
927.B spispeed
928parameter specifies the frequency of the SPI bus. Syntax is
929.sp
930.B " flashrom \-p pickit2_spi:spispeed=frequency"
931.sp
932where
933.B frequency
934can be
935.BR 250k ", " 333k ", " 500k " or " 1M "
936(in Hz). The default is a frequency of 1 MHz.
937.SS
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000938.BR "dediprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000939.IP
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +0000940An optional
941.B voltage
942parameter specifies the voltage the Dediprog should use. The default unit is
943Volt if no unit is specified. You can use
944.BR mV ", " milliVolt ", " V " or " Volt
945as unit specifier. Syntax is
946.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000947.B " flashrom \-p dediprog:voltage=value"
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +0000948.sp
949where
950.B value
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000951can be
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +0000952.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
953or the equivalent in mV.
Nathan Laredo21541a62012-12-24 22:07:36 +0000954.sp
955An optional
956.B device
957parameter specifies which of multiple connected Dediprog devices should be used.
958Please be aware that the order depends on libusb's usb_get_busses() function and that the numbering starts
959at 0.
960Usage example to select the second device:
961.sp
962.B " flashrom \-p dediprog:device=1"
Nico Huber77fa67d2013-02-20 18:03:36 +0000963.sp
964An optional
965.B spispeed
Patrick Georgiefe2d432013-05-23 21:47:46 +0000966parameter specifies the frequency of the SPI bus. The firmware on the device needs to be 5.0.0 or newer.
967Syntax is
Nico Huber77fa67d2013-02-20 18:03:36 +0000968.sp
969.B " flashrom \-p dediprog:spispeed=frequency"
970.sp
971where
972.B frequency
973can be
974.BR 375k ", " 750k ", " 1.5M ", " 2.18M ", " 3M ", " 8M ", " 12M " or " 24M
975(in Hz). The default is a frequency of 12 MHz.
Stefan Taunere659d2d2013-05-03 21:58:28 +0000976.sp
977An optional
978.B target
979parameter specifies which target chip should be used. Syntax is
980.sp
981.B " flashrom \-p dediprog:target=value"
982.sp
983where
984.B value
985can be
986.BR 1 " or " 2
Stefan Tauner6697f712014-08-06 15:09:15 +0000987to select target chip 1 or 2 respectively. The default is target chip 1.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000988.SS
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000989.BR "rayer_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000990.IP
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000991The default I/O base address used for the parallel port is 0x378 and you can use
992the optional
993.B iobase
994parameter to specify an alternate base I/O address with the
995.sp
996.B " flashrom \-p rayer_spi:iobase=baseaddr"
997.sp
998syntax where
999.B baseaddr
1000is base I/O port address of the parallel port, which must be a multiple of
1001four. Make sure to not forget the "0x" prefix for hexadecimal port addresses.
1002.sp
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001003The default cable type is the RayeR cable. You can use the optional
1004.B type
1005parameter to specify the cable type with the
1006.sp
1007.B " flashrom \-p rayer_spi:type=model"
1008.sp
1009syntax where
1010.B model
1011can be
Maksim Kuleshov4dab5c12013-10-02 01:22:02 +00001012.BR rayer " for the RayeR cable, " byteblastermv " for the Altera ByteBlasterMV, " stk200 " for the Atmel \
Stefan Taunerfdb16592016-02-28 17:04:38 +00001013STK200/300, " wiggler " for the Macraigor Wiggler, " xilinx " for the Xilinx Parallel Cable III (DLC 5), or" \
1014" spi_tt" " for SPI Tiny Tools-compatible hardware.
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001015.sp
1016More information about the RayeR hardware is available at
Stefan Tauner23e10b82016-01-23 16:16:49 +00001017.nh
Stefan Tauner4c723152016-01-14 22:47:55 +00001018.URLB "http://rayer.g6.cz/elektro/spipgm.htm" "RayeR's website" .
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +00001019The Altera ByteBlasterMV datasheet can be obtained from
Stefan Tauner4c723152016-01-14 22:47:55 +00001020.URLB "http://www.altera.co.jp/literature/ds/dsbytemv.pdf" Altera .
Maksim Kuleshovacba2ac2013-10-02 01:22:11 +00001021For more information about the Macraigor Wiggler see
Stefan Tauner4c723152016-01-14 22:47:55 +00001022.URLB "http://www.macraigor.com/wiggler.htm" "their company homepage" .
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +00001023The schematic of the Xilinx DLC 5 was published in
Stefan Tauner4c723152016-01-14 22:47:55 +00001024.URLB "http://www.xilinx.com/support/documentation/user_guides/xtp029.pdf" "a Xilinx user guide" .
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001025.SS
Michael Karchere5449392012-05-05 20:53:59 +00001026.BR "pony_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001027.IP
Michael Karchere5449392012-05-05 20:53:59 +00001028The serial port (like /dev/ttyS0, /dev/ttyUSB0 on Linux or COM3 on windows) is
1029specified using the mandatory
Stefan Taunere34e3e82013-01-01 00:06:51 +00001030.B dev
Michael Karchere5449392012-05-05 20:53:59 +00001031parameter. The adapter type is selectable between SI-Prog (used for
1032SPI devices with PonyProg 2000) or a custom made serial bitbanging programmer
1033named "serbang". The optional
Stefan Taunere34e3e82013-01-01 00:06:51 +00001034.B type
Michael Karchere5449392012-05-05 20:53:59 +00001035parameter accepts the values "si_prog" (default) or "serbang".
1036.sp
1037Information about the SI-Prog adapter can be found at
Stefan Tauner4c723152016-01-14 22:47:55 +00001038.URLB "http://www.lancos.com/siprogsch.html" "its website" .
Michael Karchere5449392012-05-05 20:53:59 +00001039.sp
1040An example call to flashrom is
1041.sp
1042.B " flashrom \-p pony_spi:dev=/dev/ttyS0,type=serbang"
1043.sp
1044Please note that while USB-to-serial adapters work under certain circumstances,
1045this slows down operation considerably.
1046.SS
Mark Marshall90021f22010-12-03 14:48:11 +00001047.BR "ogp_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001048.IP
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001049The flash ROM chip to access must be specified with the
Mark Marshall90021f22010-12-03 14:48:11 +00001050.B rom
1051parameter.
1052.sp
1053.B " flashrom \-p ogp_spi:rom=name"
1054.sp
1055Where
1056.B name
1057is either
1058.B cprom
1059or
1060.B s3
Stefan Taunere34e3e82013-01-01 00:06:51 +00001061for the configuration ROM and
Mark Marshall90021f22010-12-03 14:48:11 +00001062.B bprom
1063or
1064.B bios
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001065for the BIOS ROM. If more than one card supported by the ogp_spi programmer
Mark Marshall90021f22010-12-03 14:48:11 +00001066is installed in your system, you have to specify the PCI address of the card
1067you want to use with the
1068.B pci=
1069parameter as explained in the
Stefan Taunere34e3e82013-01-01 00:06:51 +00001070.B nic3com et al.\&
Mark Marshall90021f22010-12-03 14:48:11 +00001071section above.
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001072.SS
David Hendricksf9a30552015-05-23 20:30:30 -07001073.BR "linux_mtd " programmer
1074.IP
1075You may specify the MTD device to use with the
1076.sp
1077.B " flashrom \-p linux_mtd:dev=/dev/mtdX"
1078.sp
1079syntax where
1080.B /dev/mtdX
1081is the Linux device node for your MTD device. If left unspecified the first MTD
1082device found (e.g. /dev/mtd0) will be used by default.
1083.sp
1084Please note that the linux_mtd driver only works on Linux.
1085.SS
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001086.BR "linux_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001087.IP
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001088You have to specify the SPI controller to use with the
1089.sp
1090.B " flashrom \-p linux_spi:dev=/dev/spidevX.Y"
1091.sp
1092syntax where
1093.B /dev/spidevX.Y
1094is the Linux device node for your SPI controller.
1095.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +00001096In case the device supports it, you can set the SPI clock frequency with the optional
1097.B spispeed
1098parameter. The frequency is parsed as kilohertz.
1099Example that sets the frequency to 8 MHz:
1100.sp
1101.B " flashrom \-p linux_spi:dev=/dev/spidevX.Y,spispeed=8000"
1102.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001103Please note that the linux_spi driver only works on Linux.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001104.SS
1105.BR "mstarddc_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001106.IP
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001107The Display Data Channel (DDC) is an I2C bus present on VGA and DVI connectors, that allows exchanging
Stefan Tauner0be072c2016-03-13 15:16:30 +00001108information between a computer and attached displays. Its most common uses are getting display capabilities
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001109through EDID (at I2C address 0x50) and sending commands to the display using the DDC/CI protocol (at address
11100x37). On displays driven by MSTAR SoCs, it is also possible to access the SoC firmware flash (connected to
1111the Soc through another SPI bus) using an In-System Programming (ISP) port, usually at address 0x49.
1112This flashrom module allows the latter via Linux's I2C driver.
1113.sp
1114.B IMPORTANT:
1115Before using this programmer, the display
1116.B MUST
1117be in standby mode, and only connected to the computer that will run flashrom using a VGA cable, to an
1118inactive VGA output. It absolutely
1119.B MUST NOT
1120be used as a display during the procedure!
1121.sp
1122You have to specify the DDC/I2C controller and I2C address to use with the
1123.sp
1124.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-X:YY"
1125.sp
1126syntax where
1127.B /dev/i2c-X
1128is the Linux device node for your I2C controller connected to the display's DDC channel, and
1129.B YY
1130is the (hexadecimal) address of the MSTAR ISP port (address 0x49 is usually used).
1131Example that uses I2C controller /dev/i2c-1 and address 0x49:
1132.sp
1133.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-1:49
1134.sp
1135It is also possible to inhibit the reset command that is normally sent to the display once the flashrom
1136operation is completed using the optional
1137.B noreset
1138parameter. A value of 1 prevents flashrom from sending the reset command.
1139Example that does not reset the display at the end of the operation:
1140.sp
1141.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-1:49,noreset=1
1142.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +00001143Please note that sending the reset command is also inhibited if an error occurred during the operation.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001144To send the reset command afterwards, you can simply run flashrom once more, in chip probe mode (not specifying
1145an operation), without the
1146.B noreset
1147parameter, once the flash read/write operation you intended to perform has completed successfully.
1148.sp
1149Please also note that the mstarddc_spi driver only works on Linux.
Urja Rannikko0870b022016-01-31 22:10:29 +00001150.SS
1151.BR "ch341a_spi " programmer
1152The WCH CH341A programmer does not support any parameters currently. SPI frequency is fixed at 2 MHz, and CS0 is
1153used as per the device.
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001154.SS
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001155.BR "ni845x_spi " programmer
1156.IP
1157An optional
1158.B voltage
1159parameter could be used to specify the IO voltage. This parameter is available for the NI USB-8452 device.
1160The default unit is Volt if no unit is specified. You can use
1161.BR mV ", " milliVolt ", " V " or " Volt
1162as unit specifier.
1163Syntax is
1164.sp
1165.B " flashrom \-p ni845x_spi:voltage=value"
1166.sp
1167where
1168.B value
1169can be
1170.BR 1.2V ", " 1.5V ", " 1.8V ", " 2.5V ", " 3.3V
1171or the equivalent in mV.
1172.sp
1173In the case if none of the programmer's supported IO voltage is within the supported voltage range of
1174the detected flash chip the flashrom will abort the operation (to prevent damaging the flash chip).
1175You can override this behaviour by passing "yes" to the
1176.B ignore_io_voltage_limits
1177parameter (for e.g. if you are using an external voltage translator circuit).
1178Syntax is
1179.sp
1180.B " flashrom \-p ni845x_spi:ignore_io_voltage_limits=yes"
1181.sp
1182You can use the
1183.B serial
1184parameter to explicitly specify which connected NI USB-845x device should be used.
1185You should use your device's 7 digit hexadecimal serial number.
1186Usage example to select the device with 1230A12 serial number:
1187.sp
1188.B " flashrom \-p ni845x_spi:serial=1230A12"
1189.sp
1190An optional
1191.B spispeed
1192parameter specifies the frequency of the SPI bus.
1193Syntax is
1194.sp
1195.B " flashrom \-p ni845x_spi:spispeed=frequency"
1196.sp
1197where
1198.B frequency
1199should a number corresponding to the desired frequency in kHz.
1200The maximum
1201.B frequency
1202is 12 MHz (12000 kHz) for the USB-8451 and 50 MHz (50000 kHz) for the USB-8452.
1203The default is a frequency of 1 MHz (1000 kHz).
1204.sp
1205An optional
1206.B cs
1207parameter specifies which target chip select line should be used. Syntax is
1208.sp
1209.B " flashrom \-p ni845x_spi:csnumber=value"
1210.sp
1211where
1212.B value
1213should be between
1214.BR 0 " and " 7
1215By default the CS0 is used.
1216.SS
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001217.BR "digilent_spi " programmer
1218.IP
1219An optional
1220.B spispeed
1221parameter specifies the frequency of the SPI bus.
1222Syntax is
1223.sp
1224.B " flashrom \-p digilent_spi:spispeed=frequency"
1225.sp
1226where
1227.B frequency
1228can be
1229.BR 62.5k ", " 125k ", " 250k ", " 500k ", " 1M ", " 2M " or " 4M
1230(in Hz). The default is a frequency of 4 MHz.
1231.sp
1232.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001233.BR "jlink_spi " programmer
1234.IP
1235This module supports SEGGER J-Link and compatible devices.
1236
1237The \fBMOSI\fP signal of the flash chip must be attached to \fBTDI\fP pin of
1238the programmer, \fBMISO\fP to \fBTDO\fP and \fBSCK\fP to \fBTCK\fP.
1239The chip select (\fBCS\fP) signal of the flash chip can be attached to
1240different pins of the programmer which can be selected with the
1241.sp
1242.B " flashrom \-p jlink_spi:cs=pin"
1243.sp
1244syntax where \fBpin\fP can be either \fBTRST\fP or \fBRESET\fP.
1245The default pin for chip select is \fBRESET\fP.
1246Note that, when using \fBRESET\fP, it is normal that the indicator LED blinks
1247orange or red.
1248.br
1249Additionally, the \fBVTref\fP pin of the programmer must be attached to the
1250logic level of the flash chip.
1251The programmer measures the voltage on this pin and generates the reference
1252voltage for its input comparators and adapts its output voltages to it.
1253.sp
1254Pinout for devices with 20-pin JTAG connector:
1255.sp
1256 +-------+
1257 | 1 2 | 1: VTref 2:
1258 | 3 4 | 3: TRST 4: GND
1259 | 5 6 | 5: TDI 6: GND
1260 +-+ 7 8 | 7: 8: GND
1261 | 9 10 | 9: TCK 10: GND
1262 | 11 12 | 11: 12: GND
1263 +-+ 13 14 | 13: TDO 14:
1264 | 15 16 | 15: RESET 16:
1265 | 17 18 | 17: 18:
1266 | 19 20 | 19: PWR_5V 20:
1267 +-------+
1268.sp
1269If there is more than one compatible device connected, you can select which one
1270should be used by specifying its serial number with the
1271.sp
1272.B " flashrom \-p jlink_spi:serial=number"
1273.sp
1274syntax where
1275.B number
1276is the serial number of the device (which can be found for example in the
1277output of lsusb -v).
1278.sp
1279The SPI speed can be selected by using the
1280.sp
1281.B " flashrom \-p jlink_spi:spispeed=frequency"
1282.sp
1283syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1284The maximum speed depends on the device in use.
1285.SS
Miklós Márton324929c2019-08-01 19:14:10 +02001286.BR "stlinkv3_spi " programmer
1287.IP
1288This module supports SPI flash programming through the STMicroelectronics
1289STLINK V3 programmer/debugger's SPI bridge interface
1290.sp
1291.B " flashrom \-p stlinkv3_spi"
1292.sp
1293If there is more than one compatible device connected, you can select which one
1294should be used by specifying its serial number with the
1295.sp
1296.B " flashrom \-p stlinkv3_spi:serial=number"
1297.sp
1298syntax where
1299.B number
1300is the serial number of the device (which can be found for example in the
1301output of lsusb -v).
1302.sp
1303The SPI speed can be selected by using the
1304.sp
1305.B " flashrom \-p stlinkv3_spi:spispeed=frequency"
1306.sp
1307syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1308If the passed frequency is not supported by the adapter the nearest lower
1309supported frequency will be used.
1310.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001311
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001312.SH EXAMPLES
1313To back up and update your BIOS, run
1314.sp
1315.B flashrom -p internal -r backup.rom -o backuplog.txt
1316.br
1317.B flashrom -p internal -w newbios.rom -o writelog.txt
1318.sp
1319Please make sure to copy backup.rom to some external media before you try
1320to write. That makes offline recovery easier.
1321.br
1322If writing fails and flashrom complains about the chip being in an unknown
1323state, you can try to restore the backup by running
1324.sp
1325.B flashrom -p internal -w backup.rom -o restorelog.txt
1326.sp
1327If you encounter any problems, please contact us and supply
1328backuplog.txt, writelog.txt and restorelog.txt. See section
1329.B BUGS
1330for contact info.
Peter Stuge42688e52009-01-26 02:20:56 +00001331.SH EXIT STATUS
Niklas Söderlund2d8b7ef2013-09-13 19:19:25 +00001332flashrom exits with 0 on success, 1 on most failures but with 3 if a call to mmap() fails.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001333.SH REQUIREMENTS
1334flashrom needs different access permissions for different programmers.
1335.sp
1336.B internal
1337needs raw memory access, PCI configuration space access, raw I/O port
1338access (x86) and MSR access (x86).
1339.sp
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +00001340.B atavia
1341needs PCI configuration space access.
1342.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001343.BR nic3com ", " nicrealtek " and " nicnatsemi "
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001344need PCI configuration space read access and raw I/O port access.
1345.sp
1346.B atahpt
1347needs PCI configuration space access and raw I/O port access.
1348.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +00001349.BR gfxnvidia ", " drkaiser " and " it8212
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001350need PCI configuration space access and raw memory access.
1351.sp
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001352.B rayer_spi
1353needs raw I/O port access.
1354.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +00001355.BR satasii ", " nicintel ", " nicintel_eeprom " and " nicintel_spi
1356need PCI configuration space read access and raw memory access.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001357.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001358.BR satamv " and " atapromise
1359need PCI configuration space read access, raw I/O port access and raw memory
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +00001360access.
1361.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001362.B serprog
1363needs TCP access to the network or userspace access to a serial port.
1364.sp
1365.B buspirate_spi
1366needs userspace access to a serial port.
1367.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001368.BR ft2232_spi ", " usbblaster_spi " and " pickit2_spi
Stefan Taunere49edbb2016-01-31 22:10:14 +00001369need access to the respective USB device via libusb API version 0.1.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001370.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001371.BR ch341a_spi " and " dediprog
1372need access to the respective USB device via libusb API version 1.0.
Urja Rannikko0870b022016-01-31 22:10:29 +00001373.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001374.B dummy
1375needs no access permissions at all.
1376.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001377.BR internal ", " nic3com ", " nicrealtek ", " nicnatsemi ", "
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001378.BR gfxnvidia ", " drkaiser ", " satasii ", " satamv ", " atahpt ", " atavia " and " atapromise
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001379have to be run as superuser/root, and need additional raw access permission.
1380.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001381.BR serprog ", " buspirate_spi ", " dediprog ", " usbblaster_spi ", " ft2232_spi ", " pickit2_spi ", " \
1382ch341a_spi " and " digilent_spi
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001383can be run as normal user on most operating systems if appropriate device
1384permissions are set.
1385.sp
Mark Marshall90021f22010-12-03 14:48:11 +00001386.B ogp
1387needs PCI configuration space read access and raw memory access.
1388.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001389On OpenBSD, you can obtain raw access permission by setting
Uwe Hermann941a2732011-07-25 21:12:57 +00001390.B "securelevel=-1"
1391in
1392.B "/etc/rc.securelevel"
1393and rebooting, or rebooting into single user mode.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001394.SH BUGS
Angel Pons1900e1d2021-07-02 12:42:23 +02001395You can report bugs, ask us questions or send success reports
1396via our communication channels listed here:
1397.URLB "https://www.flashrom.org/Contact" "" .
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001398.sp
Angel Pons1900e1d2021-07-02 12:42:23 +02001399Also, we provide a
Stefan Tauner4c723152016-01-14 22:47:55 +00001400.URLB https://paste.flashrom.org "pastebin service"
Angel Pons1900e1d2021-07-02 12:42:23 +02001401that is very useful to share logs without spamming the communication channels.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001402.SS
1403.B Laptops
1404.sp
Nico Huber2e50cdc2018-09-23 20:20:26 +02001405Using flashrom on older laptops is dangerous and may easily make your hardware
1406unusable. flashrom will attempt to detect if it is running on a susceptible
1407laptop and restrict flash-chip probing for safety reasons. Please see the
1408detailed discussion of this topic and associated flashrom options in the
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001409.B Laptops
1410paragraph in the
1411.B internal programmer
1412subsection of the
Stefan Tauner6697f712014-08-06 15:09:15 +00001413.B PROGRAMMER-SPECIFIC INFORMATION
Stefan Tauner4c723152016-01-14 22:47:55 +00001414section and the information
1415.URLB "https://flashrom.org/Laptops" "in our wiki" .
Daniel Lenski65922a32012-02-15 23:40:23 +00001416.SS
1417One-time programmable (OTP) memory and unique IDs
1418.sp
1419Some flash chips contain OTP memory often denoted as "security registers".
1420They usually have a capacity in the range of some bytes to a few hundred
Stefan Taunereb582572012-09-21 12:52:50 +00001421bytes and can be used to give devices unique IDs etc. flashrom is not able
Daniel Lenski65922a32012-02-15 23:40:23 +00001422to read or write these memories and may therefore not be able to duplicate a
1423chip completely. For chip types known to include OTP memories a warning is
1424printed when they are detected.
1425.sp
1426Similar to OTP memories are unique, factory programmed, unforgeable IDs.
1427They are not modifiable by the user at all.
Stefan Taunerac54fbe2011-07-21 19:52:00 +00001428.SH LICENSE
Stefan Reinauer261144c2006-07-27 23:29:02 +00001429.B flashrom
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001430is covered by the GNU General Public License (GPL), version 2. Some files are
Stefan Tauner23e10b82016-01-23 16:16:49 +00001431additionally available under any later version of the GPL.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001432.SH COPYRIGHT
Stefan Reinauer261144c2006-07-27 23:29:02 +00001433.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001434Please see the individual files.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001435.SH AUTHORS
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001436Andrew Morgan
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001437.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001438Carl-Daniel Hailfinger
1439.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001440Claus Gindhart
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001441.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001442David Borg
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001443.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001444David Hendricks
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001445.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001446Dominik Geyer
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001447.br
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +10001448Edward O'Callaghan
1449.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001450Eric Biederman
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001451.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001452Giampiero Giancipoli
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001453.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001454Helge Wagner
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001455.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001456Idwer Vollering
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001457.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001458Joe Bao
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001459.br
Stefan Taunerc0aaf952011-05-19 02:58:17 +00001460Joerg Fischer
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001461.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001462Joshua Roys
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001463.br
Stefan Tauner5c316f92015-02-08 21:57:52 +00001464Ky\[:o]sti M\[:a]lkki
1465.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001466Luc Verhaegen
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001467.br
Carl-Daniel Hailfinger451dc802009-05-01 11:00:39 +00001468Li-Ta Lo
1469.br
Mark Marshall90021f22010-12-03 14:48:11 +00001470Mark Marshall
1471.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001472Markus Boas
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001473.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001474Mattias Mattsson
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001475.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001476Michael Karcher
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001477.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001478Nikolay Petukhov
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001479.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001480Patrick Georgi
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001481.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001482Peter Lemenkov
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001483.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001484Peter Stuge
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001485.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001486Reinder E.N. de Haan
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001487.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001488Ronald G. Minnich
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001489.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001490Ronald Hoogenboom
Stefan Reinauer261144c2006-07-27 23:29:02 +00001491.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001492Sean Nelson
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001493.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001494Stefan Reinauer
Stefan Reinauer261144c2006-07-27 23:29:02 +00001495.br
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001496Stefan Tauner
1497.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001498Stefan Wildemann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001499.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001500Stephan Guilloux
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001501.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001502Steven James
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001503.br
Stefan Tauner23e10b82016-01-23 16:16:49 +00001504Urja Rannikko
1505.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001506Uwe Hermann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001507.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001508Wang Qingpei
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001509.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001510Yinghai Lu
Stefan Reinauerf8337dd2006-08-03 10:49:09 +00001511.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001512some others, please see the flashrom svn changelog for details.
1513.br
Stefan Tauner4c723152016-01-14 22:47:55 +00001514All still active authors can be reached via
1515.MTOB "flashrom@flashrom.org" "the mailing list" .
Stefan Reinauer261144c2006-07-27 23:29:02 +00001516.PP
Stefan Tauner4c723152016-01-14 22:47:55 +00001517This manual page was written by
1518.MTOB "uwe@hermann-uwe.de" "Uwe Hermann" ,
1519Carl-Daniel Hailfinger, Stefan Tauner and others.
Uwe Hermann42eb17f2008-01-18 17:48:51 +00001520It is licensed under the terms of the GNU GPL (version 2 or later).