blob: 155645d04eeb778ddc646da345832d18f4279a9a [file] [log] [blame]
Stefan Tauner4c723152016-01-14 22:47:55 +00001.\" Load the www device when using groff; provide a fallback for groff's MTO macro that formats email addresses.
2.ie \n[.g] \
3. mso www.tmac
Stefan Tauner0be072c2016-03-13 15:16:30 +00004.el \{
5. de MTO
6 \\$2 \(la\\$1 \(ra\\$3 \
Stefan Tauner4c723152016-01-14 22:47:55 +00007. .
Stefan Tauner0be072c2016-03-13 15:16:30 +00008.\}
Stefan Tauner4c723152016-01-14 22:47:55 +00009.\" Create wrappers for .MTO and .URL that print only text on systems w/o groff or if not outputting to a HTML
10.\" device. To that end we need to distinguish HTML output on groff from other configurations first.
11.nr groffhtml 0
12.if \n[.g] \
13. if "\*[.T]"html" \
14. nr groffhtml 1
15.\" For code reuse it would be nice to have a single wrapper that gets its target macro as parameter.
16.\" However, this did not work out with NetBSD's and OpenBSD's groff...
17.de URLB
18. ie (\n[groffhtml]==1) \{\
19. URL \\$@
20. \}
21. el \{\
22. ie "\\$2"" \{\
23. BR "\\$1" "\\$3"
24. \}
25. el \{\
26. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
27. \}
28. \}
29..
30.de MTOB
31. ie (\n[groffhtml]==1) \{\
32. MTO \\$@
33. \}
34. el \{\
35. ie "\\$2"" \{\
36. BR "\\$1" "\\$3"
37. \}
38. el \{\
39. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
40. \}
41. \}
42..
Joerg Mayera93d9dc2013-08-29 00:38:19 +000043.TH FLASHROM 8 "" ""
Stefan Reinauer261144c2006-07-27 23:29:02 +000044.SH NAME
Uwe Hermann530cb2d2009-05-14 22:58:21 +000045flashrom \- detect, read, write, verify and erase flash chips
Stefan Reinauer261144c2006-07-27 23:29:02 +000046.SH SYNOPSIS
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100047.B flashrom \fR[\fB\-h\fR|\fB\-R\fR|\fB\-L\fR|\fB\-z\fR|
48 \fB\-p\fR <programmername>[:<parameters>] [\fB\-c\fR <chipname>]
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +100049 (\fB\-\-flash\-name\fR|\fB\-\-flash\-size\fR|
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100050 [\fB\-E\fR|\fB\-r\fR <file>|\fB\-w\fR <file>|\fB\-v\fR <file>]
51 [(\fB\-l\fR <file>|\fB\-\-ifd|\fB \-\-fmap\fR|\fB\-\-fmap-file\fR <file>) [\fB\-i\fR <image>]]
52 [\fB\-n\fR] [\fB\-N\fR] [\fB\-f\fR])]
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +000053 [\fB\-V\fR[\fBV\fR[\fBV\fR]]] [\fB-o\fR <logfile>]
Stefan Reinauer261144c2006-07-27 23:29:02 +000054.SH DESCRIPTION
55.B flashrom
Uwe Hermanne8ba5382009-05-22 11:37:27 +000056is a utility for detecting, reading, writing, verifying and erasing flash
Uwe Hermann530cb2d2009-05-14 22:58:21 +000057chips. It's often used to flash BIOS/EFI/coreboot/firmware images in-system
Uwe Hermann941a2732011-07-25 21:12:57 +000058using a supported mainboard. However, it also supports various external
59PCI/USB/parallel-port/serial-port based devices which can program flash chips,
60including some network cards (NICs), SATA/IDE controller cards, graphics cards,
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +000061the Bus Pirate device, various FTDI FT2232/FT4232H/FT232H based USB devices, and more.
Uwe Hermanne74b9f82009-04-10 14:41:29 +000062.PP
Uwe Hermann9ff514d2010-06-07 19:41:25 +000063It supports a wide range of DIP32, PLCC32, DIP8, SO8/SOIC8, TSOP32, TSOP40,
Uwe Hermann941a2732011-07-25 21:12:57 +000064TSOP48, and BGA chips, which use various protocols such as LPC, FWH,
65parallel flash, or SPI.
Stefan Reinauer261144c2006-07-27 23:29:02 +000066.SH OPTIONS
Uwe Hermann9ff514d2010-06-07 19:41:25 +000067.B IMPORTANT:
Carl-Daniel Hailfinger5de93412009-05-01 10:53:49 +000068Please note that the command line interface for flashrom will change before
69flashrom 1.0. Do not use flashrom in scripts or other automated tools without
Uwe Hermanne8ba5382009-05-22 11:37:27 +000070checking that your flashrom version won't interpret options in a different way.
Carl-Daniel Hailfinger5de93412009-05-01 10:53:49 +000071.PP
Uwe Hermann9ff514d2010-06-07 19:41:25 +000072You can specify one of
73.BR \-h ", " \-R ", " \-L ", " \-z ", " \-E ", " \-r ", " \-w ", " \-v
74or no operation.
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000075If no operation is specified, flashrom will only probe for flash chips. It is
Michael Karcher31fd8252010-03-12 06:41:39 +000076recommended that if you try flashrom the first time on a system, you run it
Uwe Hermann941a2732011-07-25 21:12:57 +000077in probe-only mode and check the output. Also you are advised to make a
Uwe Hermann9ff514d2010-06-07 19:41:25 +000078backup of your current ROM contents with
79.B \-r
Stefan Taunere34e3e82013-01-01 00:06:51 +000080before you try to write a new image. All operations involving any chip access (probe/read/write/...) require the
81.B -p/--programmer
82option to be used (please see below).
Stefan Reinauerde063bf2006-09-21 13:09:22 +000083.TP
Uwe Hermanne74b9f82009-04-10 14:41:29 +000084.B "\-r, \-\-read <file>"
85Read flash ROM contents and save them into the given
86.BR <file> .
Uwe Hermann941a2732011-07-25 21:12:57 +000087If the file already exists, it will be overwritten.
Stefan Reinauerde063bf2006-09-21 13:09:22 +000088.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -060089.B "\-w, \-\-write (<file>|-)"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000090Write
91.B <file>
Daniel Campellod12b6bc2022-03-14 11:43:16 -060092into flash ROM. If
93.B -
94is provided instead, contents will be read from stdin. This will first automatically
Uwe Hermann9ff514d2010-06-07 19:41:25 +000095.B erase
96the chip, then write to it.
Stefan Taunerac54fbe2011-07-21 19:52:00 +000097.sp
98In the process the chip is also read several times. First an in-memory backup
99is made for disaster recovery and to be able to skip regions that are
100already equal to the image file. This copy is updated along with the write
101operation. In case of erase errors it is even re-read completely. After
102writing has finished and if verification is enabled, the whole flash chip is
103read out and compared with the input image.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000104.TP
Uwe Hermannea07f622009-06-24 17:31:08 +0000105.B "\-n, \-\-noverify"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000106Skip the automatic verification of flash ROM contents after writing. Using this
Uwe Hermannea07f622009-06-24 17:31:08 +0000107option is
108.B not
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000109recommended, you should only use it if you know what you are doing and if you
Uwe Hermannea07f622009-06-24 17:31:08 +0000110feel that the time for verification takes too long.
111.sp
112Typical usage is:
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000113.B "flashrom \-p prog \-n \-w <file>"
Uwe Hermannea07f622009-06-24 17:31:08 +0000114.sp
115This option is only useful in combination with
116.BR \-\-write .
117.TP
Nico Huber99d15952016-05-02 16:54:24 +0200118.B "\-N, \-\-noverify-all"
119Skip not included regions during automatic verification after writing (cf.
120.BR "\-l " "and " "\-i" ).
121You should only use this option if you are sure that communication with
122the flash chip is reliable (e.g. when using the
123.BR internal
124programmer). Even if flashrom is instructed not to touch parts of the
125flash chip, their contents could be damaged (e.g. due to misunderstood
126erase commands).
127.sp
128This option is required to flash an Intel system with locked ME flash
129region using the
130.BR internal
131programmer. It may be enabled by default in this case in the future.
132.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600133.B "\-v, \-\-verify (<file>|-)"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000134Verify the flash ROM contents against the given
135.BR <file> .
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600136If
137.BR -
138is provided instead, contents will be read from stdin.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000139.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000140.B "\-E, \-\-erase"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000141Erase the flash ROM chip.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000142.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000143.B "\-V, \-\-verbose"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000144More verbose output. This option can be supplied multiple times
Stefan Taunereebeb532011-08-04 17:40:25 +0000145(max. 3 times, i.e.
146.BR \-VVV )
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000147for even more debug output.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000148.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000149.B "\-c, \-\-chip" <chipname>
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000150Probe only for the specified flash ROM chip. This option takes the chip name as
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000151printed by
152.B "flashrom \-L"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000153without the vendor name as parameter. Please note that the chip name is
154case sensitive.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000155.TP
Joerg Mayer645c6df2010-03-13 14:47:48 +0000156.B "\-f, \-\-force"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000157Force one or more of the following actions:
Joerg Mayer645c6df2010-03-13 14:47:48 +0000158.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000159* Force chip read and pretend the chip is there.
160.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000161* Force chip access even if the chip is bigger than the maximum supported \
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000162size for the flash bus.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000163.sp
164* Force erase even if erase is known bad.
165.sp
166* Force write even if write is known bad.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000167.TP
168.B "\-l, \-\-layout <file>"
169Read ROM layout from
170.BR <file> .
Uwe Hermann87c07932009-05-05 16:15:46 +0000171.sp
172flashrom supports ROM layouts. This allows you to flash certain parts of
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000173the flash chip only. A ROM layout file contains multiple lines with the
174following syntax:
175.sp
176.B " startaddr:endaddr imagename"
177.sp
178.BR "startaddr " "and " "endaddr "
179are hexadecimal addresses within the ROM file and do not refer to any
180physical address. Please note that using a 0x prefix for those hexadecimal
181numbers is not necessary, but you can't specify decimal/octal numbers.
182.BR "imagename " "is an arbitrary name for the region/image from"
183.BR " startaddr " "to " "endaddr " "(both addresses included)."
184.sp
185Example:
Uwe Hermann87c07932009-05-05 16:15:46 +0000186.sp
187 00000000:00008fff gfxrom
188 00009000:0003ffff normal
189 00040000:0007ffff fallback
190.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000191If you only want to update the image named
192.BR "normal " "in a ROM based on the layout above, run"
Uwe Hermann87c07932009-05-05 16:15:46 +0000193.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000194.B " flashrom \-p prog \-\-layout rom.layout \-\-image normal \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000195.sp
Stefan Taunere34e3e82013-01-01 00:06:51 +0000196To update only the images named
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000197.BR "normal " "and " "fallback" ", run:"
Uwe Hermann87c07932009-05-05 16:15:46 +0000198.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000199.B " flashrom \-p prog \-l rom.layout \-i normal -i fallback \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000200.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000201Overlapping sections are not supported.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000202.TP
Arthur Heymansc82900b2018-01-10 12:48:16 +0100203.B "\-\-fmap"
204Read layout from fmap in flash chip.
205.sp
206flashrom supports the fmap binary format which is commonly used by coreboot
207for partitioning a flash chip. The on-chip fmap will be read and used to generate
208the layout.
209.sp
210If you only want to update the
211.BR "COREBOOT"
212region defined in the fmap, run
213.sp
214.B " flashrom -p prog \-\-fmap \-\-image COREBOOT \-w some.rom"
215.TP
216.B "\-\-fmap-file <file>"
217Read layout from a
218.BR <file>
219containing binary fmap (e.g. coreboot roms).
220.sp
221flashrom supports the fmap binary format which is commonly used by coreboot
222for partitioning a flash chip. The fmap in the specified file will be read and
223used to generate the layout.
224.sp
225If you only want to update the
226.BR "COREBOOT"
227region defined in the binary fmap file, run
228.sp
229.B " flashrom \-p prog \-\-fmap-file some.rom \-\-image COREBOOT \-w some.rom"
230.TP
Nico Huber305f4172013-06-14 11:55:26 +0200231.B "\-\-ifd"
232Read ROM layout from Intel Firmware Descriptor.
233.sp
234flashrom supports ROM layouts given by an Intel Firmware Descriptor
235(IFD). The on-chip descriptor will be read and used to generate the
236layout. If you need to change the layout, you have to update the IFD
237only first.
238.sp
239The following ROM images may be present in an IFD:
240.sp
241 fd the IFD itself
242 bios the host firmware aka. BIOS
243 me Intel Management Engine firmware
244 gbe gigabit ethernet firmware
245 pd platform specific data
246.TP
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000247.B "\-i, \-\-image <imagename>"
248Only flash region/image
249.B <imagename>
Uwe Hermann67808fe2007-10-18 00:29:05 +0000250from flash layout.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000251.TP
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +1000252.B "\-\-flash\-name"
253Prints out the detected flash chips name.
254.TP
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +1000255.B "\-\-flash\-size"
256Prints out the detected flash chips size.
257.TP
Michael Niewöhner96cc5d32021-09-21 17:37:32 +0200258.B "\-\-flash\-contents <ref\-file>"
259The file contents of
260.BR <ref\-file>
261will be used to decide which parts of the flash need to be written. Providing
262this saves an initial read of the full flash chip. Be careful, if the provided
263data doesn't actually match the flash contents, results are undefined.
264.TP
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000265.B "\-L, \-\-list\-supported"
Uwe Hermann941a2732011-07-25 21:12:57 +0000266List the flash chips, chipsets, mainboards, and external programmers
267(including PCI, USB, parallel port, and serial port based devices)
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000268supported by flashrom.
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000269.sp
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000270There are many unlisted boards which will work out of the box, without
271special support in flashrom. Please let us know if you can verify that
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000272other boards work or do not work out of the box.
273.sp
274.B IMPORTANT:
275For verification you have
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000276to test an ERASE and/or WRITE operation, so make sure you only do that
277if you have proper means to recover from failure!
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000278.TP
Uwe Hermann20a293f2009-06-19 10:42:43 +0000279.B "\-z, \-\-list\-supported-wiki"
280Same as
281.BR \-\-list\-supported ,
282but outputs the supported hardware in MediaWiki syntax, so that it can be
Stefan Tauner4c723152016-01-14 22:47:55 +0000283easily pasted into the
284.URLB https://flashrom.org/Supported_hardware "supported hardware wiki page" .
Uwe Hermann941a2732011-07-25 21:12:57 +0000285Please note that MediaWiki output is not compiled in by default.
Uwe Hermann20a293f2009-06-19 10:42:43 +0000286.TP
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000287.B "\-p, \-\-programmer <name>[:parameter[,parameter[,parameter]]]"
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000288Specify the programmer device. This is mandatory for all operations
289involving any chip access (probe/read/write/...). Currently supported are:
Carl-Daniel Hailfingerce986772009-05-09 00:27:07 +0000290.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000291.BR "* internal" " (for in-system flashing in the mainboard)"
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000292.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000293.BR "* dummy" " (virtual programmer for testing flashrom)"
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000294.sp
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000295.BR "* nic3com" " (for flash ROMs on 3COM network cards)"
296.sp
Sergey Lichack98f47102012-08-27 01:24:15 +0000297.BR "* nicrealtek" " (for flash ROMs on Realtek and SMC 1211 network cards)"
Uwe Hermann829ed842010-05-24 17:39:14 +0000298.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000299.BR "* nicnatsemi" " (for flash ROMs on National Semiconductor DP838* network \
300cards)"
301.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000302.BR "* nicintel" " (for parallel flash ROMs on Intel 10/100Mbit network cards)
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000303.sp
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000304.BR "* gfxnvidia" " (for flash ROMs on NVIDIA graphics cards)"
305.sp
TURBO Jb0912c02009-09-02 23:00:46 +0000306.BR "* drkaiser" " (for flash ROMs on Dr. Kaiser PC-Waechter PCI cards)"
307.sp
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000308.BR "* satasii" " (for flash ROMs on Silicon Image SATA/IDE controllers)"
309.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000310.BR "* satamv" " (for flash ROMs on Marvell SATA controllers)"
311.sp
Uwe Hermannddd5c9e2010-02-21 21:17:00 +0000312.BR "* atahpt" " (for flash ROMs on Highpoint ATA/RAID controllers)"
313.sp
Stefan Tauner4f094752014-06-01 22:36:30 +0000314.BR "* atavia" " (for flash ROMs on VIA VT6421A SATA controllers)"
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000315.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000316.BR "* atapromise" " (for flash ROMs on Promise PDC2026x ATA/RAID controllers)"
317.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000318.BR "* it8212" " (for flash ROMs on ITE IT8212F ATA/RAID controller)"
319.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000320.BR "* ft2232_spi" " (for SPI flash ROMs attached to an FT2232/FT4232H/FT232H family based USB SPI programmer).
Paul Fox05dfbe62009-06-16 21:08:06 +0000321.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000322.BR "* serprog" " (for flash ROMs attached to a programmer speaking serprog, \
Stefan Tauner0be072c2016-03-13 15:16:30 +0000323including some Arduino-based devices)."
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000324.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000325.BR "* buspirate_spi" " (for SPI flash ROMs attached to a Bus Pirate)"
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000326.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000327.BR "* dediprog" " (for SPI flash ROMs attached to a Dediprog SF100)"
328.sp
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000329.BR "* rayer_spi" " (for SPI flash ROMs attached to a parallel port by one of various cable types)"
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000330.sp
Michael Karchere5449392012-05-05 20:53:59 +0000331.BR "* pony_spi" " (for SPI flash ROMs attached to a SI-Prog serial port "
332bitbanging adapter)
333.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000334.BR "* nicintel_spi" " (for SPI flash ROMs on Intel Gigabit network cards)"
Idwer Vollering004f4b72010-09-03 18:21:21 +0000335.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000336.BR "* ogp_spi" " (for SPI flash ROMs on Open Graphics Project graphics card)"
Mark Marshall90021f22010-12-03 14:48:11 +0000337.sp
David Hendricksf9a30552015-05-23 20:30:30 -0700338.BR "* linux_mtd" " (for SPI flash ROMs accessible via /dev/mtdX on Linux)"
339.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +0000340.BR "* linux_spi" " (for SPI flash ROMs accessible via /dev/spidevX.Y on Linux)"
341.sp
James Lairdc60de0e2013-03-27 13:00:23 +0000342.BR "* usbblaster_spi" " (for SPI flash ROMs attached to an Altera USB-Blaster compatible cable)"
343.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000344.BR "* nicintel_eeprom" " (for SPI EEPROMs on Intel Gigabit network cards)"
345.sp
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000346.BR "* mstarddc_spi" " (for SPI flash ROMs accessible through DDC in MSTAR-equipped displays)"
347.sp
Justin Chevrier66e554b2015-02-08 21:58:10 +0000348.BR "* pickit2_spi" " (for SPI flash ROMs accessible via Microchip PICkit2)"
349.sp
Urja Rannikko0870b022016-01-31 22:10:29 +0000350.BR "* ch341a_spi" " (for SPI flash ROMs attached to WCH CH341A)"
351.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100352.BR "* digilent_spi" " (for SPI flash ROMs attached to iCEblink40 development boards)"
353.sp
Marc Schink3578ec62016-03-17 16:23:03 +0100354.BR "* jlink_spi" " (for SPI flash ROMs attached to SEGGER J-Link and compatible devices)"
355.sp
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100356.BR "* ni845x_spi" " (for SPI flash ROMs attached to National Instruments USB-8451 or USB-8452)"
357.sp
Miklós Márton324929c2019-08-01 19:14:10 +0200358.BR "* stlinkv3_spi" " (for SPI flash ROMs attached to STMicroelectronics STLINK V3 devices)"
359.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000360Some programmers have optional or mandatory parameters which are described
361in detail in the
Stefan Tauner6697f712014-08-06 15:09:15 +0000362.B PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000363section. Support for some programmers can be disabled at compile time.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000364.B "flashrom \-h"
Michael Karchere5eafb22010-03-07 12:11:08 +0000365lists all supported programmers.
366.TP
367.B "\-h, \-\-help"
368Show a help text and exit.
369.TP
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000370.B "\-o, \-\-output <logfile>"
371Save the full debug log to
372.BR <logfile> .
373If the file already exists, it will be overwritten. This is the recommended
374way to gather logs from flashrom because they will be verbose even if the
Stefan Tauner6697f712014-08-06 15:09:15 +0000375on-screen messages are not verbose and don't require output redirection.
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000376.TP
Michael Karchere5eafb22010-03-07 12:11:08 +0000377.B "\-R, \-\-version"
378Show version information and exit.
Stefan Tauner6697f712014-08-06 15:09:15 +0000379.SH PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000380Some programmer drivers accept further parameters to set programmer-specific
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000381parameters. These parameters are separated from the programmer name by a
Michael Karchere5eafb22010-03-07 12:11:08 +0000382colon. While some programmers take arguments at fixed positions, other
383programmers use a key/value interface in which the key and value is separated
384by an equal sign and different pairs are separated by a comma or a colon.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000385.SS
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000386.BR "internal " programmer
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000387.TP
388.B Board Enables
389.sp
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000390Some mainboards require to run mainboard specific code to enable flash erase
391and write support (and probe support on old systems with parallel flash).
392The mainboard brand and model (if it requires specific code) is usually
393autodetected using one of the following mechanisms: If your system is
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000394running coreboot, the mainboard type is determined from the coreboot table.
395Otherwise, the mainboard is detected by examining the onboard PCI devices
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000396and possibly DMI info. If PCI and DMI do not contain information to uniquely
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000397identify the mainboard (which is the exception), or if you want to override
398the detected mainboard model, you can specify the mainboard using the
399.sp
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000400.B " flashrom \-p internal:mainboard=<vendor>:<board>"
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000401syntax.
402.sp
403See the 'Known boards' or 'Known laptops' section in the output
404of 'flashrom \-L' for a list of boards which require the specification of
405the board name, if no coreboot table is found.
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000406.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000407Some of these board-specific flash enabling functions (called
408.BR "board enables" )
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000409in flashrom have not yet been tested. If your mainboard is detected needing
410an untested board enable function, a warning message is printed and the
411board enable is not executed, because a wrong board enable function might
412cause the system to behave erratically, as board enable functions touch the
413low-level internals of a mainboard. Not executing a board enable function
414(if one is needed) might cause detection or erasing failure. If your board
415protects only part of the flash (commonly the top end, called boot block),
416flashrom might encounter an error only after erasing the unprotected part,
417so running without the board-enable function might be dangerous for erase
418and write (which includes erase).
419.sp
420The suggested procedure for a mainboard with untested board specific code is
421to first try to probe the ROM (just invoke flashrom and check that it
422detects your flash chip type) without running the board enable code (i.e.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000423without any parameters). If it finds your chip, fine. Otherwise, retry
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000424probing your chip with the board-enable code running, using
425.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000426.B " flashrom \-p internal:boardenable=force"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000427.sp
428If your chip is still not detected, the board enable code seems to be broken
429or the flash chip unsupported. Otherwise, make a backup of your current ROM
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000430contents (using
431.BR \-r )
432and store it to a medium outside of your computer, like
433a USB drive or a network share. If you needed to run the board enable code
Stefan Taunereb582572012-09-21 12:52:50 +0000434already for probing, use it for reading too.
Martin Rothf6c1cb12022-03-15 10:55:25 -0600435If reading succeeds and the contents of the read file look legit you can try to write the new image.
Stefan Taunereb582572012-09-21 12:52:50 +0000436You should enable the board enable code in any case now, as it
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000437has been written because it is known that writing/erasing without the board
438enable is going to fail. In any case (success or failure), please report to
439the flashrom mailing list, see below.
440.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000441.TP
442.B Coreboot
443.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000444On systems running coreboot, flashrom checks whether the desired image matches
445your mainboard. This needs some special board ID to be present in the image.
446If flashrom detects that the image you want to write and the current board
447do not match, it will refuse to write the image unless you specify
448.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000449.B " flashrom \-p internal:boardmismatch=force"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000450.TP
451.B ITE IT87 Super I/O
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000452.sp
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000453If your mainboard is manufactured by GIGABYTE and supports DualBIOS it is very likely that it uses an
454ITE IT87 series Super I/O to switch between the two flash chips. Only one of them can be accessed at a time
455and you can manually select which one to use with the
456.sp
457.B " flashrom \-p internal:dualbiosindex=chip"
458.sp
459syntax where
460.B chip
461is the index of the chip to use (0 = main, 1 = backup). You can check which one is currently selected by
462leaving out the
463.B chip
464parameter.
465.sp
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000466If your mainboard uses an ITE IT87 series Super I/O for LPC<->SPI flash bus
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000467translation, flashrom should autodetect that configuration. If you want to
468set the I/O base port of the IT87 series SPI controller manually instead of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000469using the value provided by the BIOS, use the
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000470.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000471.B " flashrom \-p internal:it87spiport=portnum"
472.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000473syntax where
474.B portnum
475is the I/O port number (must be a multiple of 8). In the unlikely case
476flashrom doesn't detect an active IT87 LPC<->SPI bridge, please send a bug
477report so we can diagnose the problem.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000478.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000479.TP
Rudolf Marek70e14592013-07-25 22:58:56 +0000480.B AMD chipsets
481.sp
482Beginning with the SB700 chipset there is an integrated microcontroller (IMC) based on the 8051 embedded in
483every AMD southbridge. Its firmware resides in the same flash chip as the host's which makes writing to the
484flash risky if the IMC is active. Flashrom tries to temporarily disable the IMC but even then changing the
485contents of the flash can have unwanted effects: when the IMC continues (at the latest after a reboot) it will
486continue executing code from the flash. If the code was removed or changed in an unfortunate way it is
487unpredictable what the IMC will do. Therefore, if flashrom detects an active IMC it will disable write support
488unless the user forces it with the
489.sp
490.B " flashrom \-p internal:amd_imc_force=yes"
491.sp
492syntax. The user is responsible for supplying a suitable image or leaving out the IMC region with the help of
493a layout file. This limitation might be removed in the future when we understand the details better and have
494received enough feedback from users. Please report the outcome if you had to use this option to write a chip.
495.sp
Stefan Tauner21071b02014-05-16 21:39:48 +0000496An optional
497.B spispeed
498parameter specifies the frequency of the SPI bus where applicable (i.e.\& SB600 or later with an SPI flash chip
499directly attached to the chipset).
500Syntax is
501.sp
502.B " flashrom \-p internal:spispeed=frequency"
503.sp
504where
505.B frequency
506can be
507.BR "'16.5\ MHz'" ", " "'22\ MHz'" ", " "'33\ MHz'" ", " "'66\ MHz'" ", " "'100\ MHZ'" ", or " "'800\ kHz'" "."
508Support of individual frequencies depends on the generation of the chipset:
509.sp
510* SB6xx, SB7xx, SP5xxx: from 16.5 MHz up to and including 33 MHz
511.sp
512* SB8xx, SB9xx, Hudson: from 16.5 MHz up to and including 66 MHz
513.sp
514* Yangtze (with SPI 100 engine as found in Kabini and Tamesh): all of them
515.sp
516The default is to use 16.5 MHz and disable Fast Reads.
Rudolf Marek70e14592013-07-25 22:58:56 +0000517.TP
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000518.B Intel chipsets
519.sp
Stefan Tauner50e7c602011-11-08 10:55:54 +0000520If you have an Intel chipset with an ICH8 or later southbridge with SPI flash
Stefan Taunereb582572012-09-21 12:52:50 +0000521attached, and if a valid descriptor was written to it (e.g.\& by the vendor), the
Stefan Tauner50e7c602011-11-08 10:55:54 +0000522chipset provides an alternative way to access the flash chip(s) named
523.BR "Hardware Sequencing" .
524It is much simpler than the normal access method (called
525.BR "Software Sequencing" "),"
526but does not allow the software to choose the SPI commands to be sent.
527You can use the
528.sp
529.B " flashrom \-p internal:ich_spi_mode=value"
530.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000531syntax where
532.BR "value " "can be"
Stefan Tauner50e7c602011-11-08 10:55:54 +0000533.BR auto ", " swseq " or " hwseq .
534By default
535.RB "(or when setting " ich_spi_mode=auto )
Stefan Taunereb582572012-09-21 12:52:50 +0000536the module tries to use swseq and only activates hwseq if need be (e.g.\& if
Stefan Tauner50e7c602011-11-08 10:55:54 +0000537important opcodes are inaccessible due to lockdown; or if more than one flash
538chip is attached). The other options (swseq, hwseq) select the respective mode
539(if possible).
540.sp
Stefan Tauner5210e722012-02-16 01:13:00 +0000541ICH8 and later southbridges may also have locked address ranges of different
542kinds if a valid descriptor was written to it. The flash address space is then
543partitioned in multiple so called "Flash Regions" containing the host firmware,
544the ME firmware and so on respectively. The flash descriptor can also specify up
545to 5 so called "Protected Regions", which are freely chosen address ranges
546independent from the aforementioned "Flash Regions". All of them can be write
Nico Huber7590d1a2016-05-03 13:38:28 +0200547and/or read protected individually.
Stefan Tauner5210e722012-02-16 01:13:00 +0000548.sp
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000549If you have an Intel chipset with an ICH2 or later southbridge and if you want
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000550to set specific IDSEL values for a non-default flash chip or an embedded
551controller (EC), you can use the
552.sp
553.B " flashrom \-p internal:fwh_idsel=value"
554.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000555syntax where
556.B value
557is the 48-bit hexadecimal raw value to be written in the
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000558IDSEL registers of the Intel southbridge. The upper 32 bits use one hex digit
559each per 512 kB range between 0xffc00000 and 0xffffffff, and the lower 16 bits
560use one hex digit each per 1024 kB range between 0xff400000 and 0xff7fffff.
561The rightmost hex digit corresponds with the lowest address range. All address
562ranges have a corresponding sister range 4 MB below with identical IDSEL
563settings. The default value for ICH7 is given in the example below.
564.sp
565Example:
566.B "flashrom \-p internal:fwh_idsel=0x001122334567"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000567.TP
568.B Laptops
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000569.sp
Nico Huber2e50cdc2018-09-23 20:20:26 +0200570Using flashrom on older laptops that don't boot from the SPI bus is
571dangerous and may easily make your hardware unusable (see also the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000572.B BUGS
Nico Huber2e50cdc2018-09-23 20:20:26 +0200573section). The embedded controller (EC) in some
574machines may interact badly with flashing.
Stefan Tauner4c723152016-01-14 22:47:55 +0000575More information is
576.URLB https://flashrom.org/Laptops "in the wiki" .
Nico Huber2e50cdc2018-09-23 20:20:26 +0200577Problems occur when the flash chip is shared between BIOS
578and EC firmware, and the latter does not expect flashrom
579to access the chip. While flashrom tries to change the contents of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000580that memory the EC might need to fetch new instructions or data from it and
581could stop working correctly. Probing for and reading from the chip may also
582irritate your EC and cause fan failure, backlight failure, sudden poweroff, and
Nico Huber2e50cdc2018-09-23 20:20:26 +0200583other nasty effects. flashrom will attempt to detect if it is running on such a
584laptop and limit probing to SPI buses. If you want to probe the LPC bus
585anyway at your own risk, use
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000586.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000587.B " flashrom \-p internal:laptop=force_I_want_a_brick"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000588.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000589We will not help you if you force flashing on a laptop because this is a really
590dumb idea.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000591.sp
592You have been warned.
593.sp
594Currently we rely on the chassis type encoded in the DMI/SMBIOS data to detect
595laptops. Some vendors did not implement those bits correctly or set them to
Nico Huber2e50cdc2018-09-23 20:20:26 +0200596generic and/or dummy values. flashrom will then issue a warning and restrict
597buses like above. In this case you can use
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000598.sp
599.B " flashrom \-p internal:laptop=this_is_not_a_laptop"
600.sp
Stefan Tauner6697f712014-08-06 15:09:15 +0000601to tell flashrom (at your own risk) that it is not running on a laptop.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000602.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000603.BR "dummy " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000604.IP
605The dummy programmer operates on a buffer in memory only. It provides a safe and fast way to test various
606aspects of flashrom and is mainly used in development and while debugging.
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000607It is able to emulate some chips to a certain degree (basic
608identify/read/erase/write operations work).
609.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000610An optional parameter specifies the bus types it
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000611should support. For that you have to use the
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000612.sp
613.B " flashrom \-p dummy:bus=[type[+type[+type]]]"
614.sp
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000615syntax where
616.B type
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000617can be
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000618.BR parallel ", " lpc ", " fwh ", " spi
619in any order. If you specify bus without type, all buses will be disabled.
620If you do not specify bus, all buses will be enabled.
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000621.sp
622Example:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000623.B "flashrom \-p dummy:bus=lpc+fwh"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000624.sp
625The dummy programmer supports flash chip emulation for automated self-tests
626without hardware access. If you want to emulate a flash chip, use the
627.sp
628.B " flashrom \-p dummy:emulate=chip"
629.sp
630syntax where
631.B chip
632is one of the following chips (please specify only the chip name, not the
633vendor):
634.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000635.RB "* ST " M25P10.RES " SPI flash chip (128 kB, RES, page write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000636.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000637.RB "* SST " SST25VF040.REMS " SPI flash chip (512 kB, REMS, byte write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000638.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000639.RB "* SST " SST25VF032B " SPI flash chip (4096 kB, RDID, AAI write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000640.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000641.RB "* Macronix " MX25L6436 " SPI flash chip (8192 kB, RDID, SFDP)"
Stefan Tauner0b9df972012-05-07 22:12:16 +0000642.sp
Nico Huber4203a472022-05-28 17:28:05 +0200643.RB "* Spansion " S25FL128L " SPI flash chip (16384 kB, RDID)"
644.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000645Example:
646.B "flashrom -p dummy:emulate=SST25VF040.REMS"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000647.TP
648.B Persistent images
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000649.sp
650If you use flash chip emulation, flash image persistence is available as well
651by using the
652.sp
653.B " flashrom \-p dummy:emulate=chip,image=image.rom"
654.sp
655syntax where
656.B image.rom
657is the file where the simulated chip contents are read on flashrom startup and
658where the chip contents on flashrom shutdown are written to.
659.sp
660Example:
661.B "flashrom -p dummy:emulate=M25P10.RES,image=dummy.bin"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000662.TP
663.B SPI write chunk size
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000664.sp
665If you use SPI flash chip emulation for a chip which supports SPI page write
666with the default opcode, you can set the maximum allowed write chunk size with
667the
668.sp
669.B " flashrom \-p dummy:emulate=chip,spi_write_256_chunksize=size"
670.sp
671syntax where
672.B size
Stefan Taunereb582572012-09-21 12:52:50 +0000673is the number of bytes (min.\& 1, max.\& 256).
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000674.sp
675Example:
676.sp
677.B " flashrom -p dummy:emulate=M25P10.RES,spi_write_256_chunksize=5"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000678.TP
679.B SPI blacklist
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000680.sp
681To simulate a programmer which refuses to send certain SPI commands to the
682flash chip, you can specify a blacklist of SPI commands with the
683.sp
684.B " flashrom -p dummy:spi_blacklist=commandlist"
685.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000686syntax where
687.B commandlist
688is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000689SPI commands. If commandlist is e.g.\& 0302, flashrom will behave as if the SPI
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000690controller refuses to run command 0x03 (READ) and command 0x02 (WRITE).
691commandlist may be up to 512 characters (256 commands) long.
692Implementation note: flashrom will detect an error during command execution.
693.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000694.TP
695.B SPI ignorelist
696.sp
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000697To simulate a flash chip which ignores (doesn't support) certain SPI commands,
698you can specify an ignorelist of SPI commands with the
699.sp
700.B " flashrom -p dummy:spi_ignorelist=commandlist"
701.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000702syntax where
703.B commandlist
704is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000705SPI commands. If commandlist is e.g.\& 0302, the emulated flash chip will ignore
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000706command 0x03 (READ) and command 0x02 (WRITE). commandlist may be up to 512
707characters (256 commands) long.
708Implementation note: flashrom won't detect an error during command execution.
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000709.sp
710.TP
711.B SPI status register
712.sp
713You can specify the initial content of the chip's status register with the
714.sp
715.B " flashrom -p dummy:spi_status=content"
716.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000717syntax where
718.B content
Sergii Dmytruk59151a42021-11-08 00:05:12 +0200719is a hexadecimal value of up to 24 bits. For example, 0x332211 assigns 0x11 to
720SR1, 0x22 to SR2 and 0x33 to SR3. Shorter value is padded to 24 bits with
721zeroes on the left. See datasheet for chosen chip for details about the
722registers content.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200723.sp
724.TP
725.B Write protection
726.sp
Nico Huber4203a472022-05-28 17:28:05 +0200727Chips with emulated WP: W25Q128FV, S25FL128L.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200728.sp
729You can simulate state of hardware protection pin (WP) with the
730.sp
731.B " flashrom -p dummy:hwwp=state"
732.sp
733syntax where
734.B state
735is "yes" or "no" (default value). "yes" means active state of the pin implies
736that chip is write-protected (on real hardware the pin is usually negated, but
737not here).
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000738.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000739.BR "nic3com" , " nicrealtek" , " nicnatsemi" , " nicintel", " nicintel_eeprom"\
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000740, " nicintel_spi" , " gfxnvidia" , " ogp_spi" , " drkaiser" , " satasii"\
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000741, " satamv" , " atahpt", " atavia ", " atapromise " and " it8212 " programmers
Stefan Tauner4c723152016-01-14 22:47:55 +0000742.IP
Michael Karchere5eafb22010-03-07 12:11:08 +0000743These programmers have an option to specify the PCI address of the card
744your want to use, which must be specified if more than one card supported
745by the selected programmer is installed in your system. The syntax is
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000746.sp
747.BR " flashrom \-p xxxx:pci=bb:dd.f" ,
748.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000749where
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000750.B xxxx
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000751is the name of the programmer,
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000752.B bb
753is the PCI bus number,
754.B dd
755is the PCI device number, and
756.B f
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000757is the PCI function number of the desired device.
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000758.sp
759Example:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000760.B "flashrom \-p nic3com:pci=05:04.0"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000761.SS
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000762.BR "atavia " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000763.IP
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000764Due to the mysterious address handling of the VIA VT6421A controller the user can specify an offset with the
765.sp
766.B " flashrom \-p atavia:offset=addr"
767.sp
768syntax where
769.B addr
770will be interpreted as usual (leading 0x (0) for hexadecimal (octal) values, or else decimal).
771For more information please see
Stefan Tauner4c723152016-01-14 22:47:55 +0000772.URLB https://flashrom.org/VT6421A "its wiki page" .
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000773.SS
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000774.BR "atapromise " programmer
775.IP
776This programmer is currently limited to 32 kB, regardless of the actual size of the flash chip. This stems
777from the fact that, on the tested device (a Promise Ultra100), not all of the chip's address lines were
778actually connected. You may use this programmer to flash firmware updates, since these are only 16 kB in
779size (padding to 32 kB is required).
780.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000781.BR "nicintel_eeprom " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000782.IP
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000783This is the first programmer module in flashrom that does not provide access to NOR flash chips but EEPROMs
784mounted on gigabit Ethernet cards based on Intel's 82580 NIC. Because EEPROMs normally do not announce their
Stefan Tauner0be072c2016-03-13 15:16:30 +0000785size nor allow themselves to be identified, the controller relies on correct size values written to predefined
786addresses within the chip. Flashrom follows this scheme but assumes the minimum size of 16 kB (128 kb) if an
787unprogrammed EEPROM/card is detected. Intel specifies following EEPROMs to be compatible:
788Atmel AT25128, AT25256, Micron (ST) M95128, M95256 and OnSemi (Catalyst) CAT25CS128.
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000789.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000790.BR "ft2232_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000791.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000792This module supports various programmers based on FTDI FT2232/FT4232H/FT232H chips including the DLP Design
793DLP-USB1232H, openbiosprog-spi, Amontec JTAGkey/JTAGkey-tiny/JTAGkey-2, Dangerous Prototypes Bus Blaster,
794Olimex ARM-USB-TINY/-H, Olimex ARM-USB-OCD/-H, OpenMoko Neo1973 Debug board (V2+), TIAO/DIYGADGET USB
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200795Multi-Protocol Adapter (TUMPA), TUMPA Lite, GOEPEL PicoTAP, Google Servo v1/v2, Tin Can Tools
796Flyswatter/Flyswatter 2 and Kristech KT-LINK.
Stefan Tauner0be072c2016-03-13 15:16:30 +0000797.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000798An optional parameter specifies the controller
Michael Niewöhner1da06352021-09-23 21:25:03 +0200799type, channel/interface/port it should support. For that you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000800.sp
Michael Niewöhner1da06352021-09-23 21:25:03 +0200801.B " flashrom \-p ft2232_spi:type=model,port=interface"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000802.sp
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000803syntax where
804.B model
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000805can be
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +0000806.BR 2232H ", " 4232H ", " 232H ", " jtagkey ", " busblaster ", " openmoko ", " \
Uwe Hermann836b26a2011-10-14 20:33:14 +0000807arm-usb-tiny ", " arm-usb-tiny-h ", " arm-usb-ocd ", " arm-usb-ocd-h \
Todd Broch6800c952016-02-14 15:46:00 +0000808", " tumpa ", " tumpalite ", " picotap ", " google-servo ", " google-servo-v2 \
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200809", " google-servo-v2-legacy " or " kt-link
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000810.B interface
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000811can be
Michael Niewöhner1da06352021-09-23 21:25:03 +0200812.BR A ", " B ", " C ", or " D .
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000813The default model is
814.B 4232H
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300815the default interface is
816.BR A
817and GPIO is not used by default.
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000818.sp
Shik Chen14fbc4b2012-09-17 00:40:54 +0000819If there is more than one ft2232_spi-compatible device connected, you can select which one should be used by
820specifying its serial number with the
821.sp
822.B " flashrom \-p ft2232_spi:serial=number"
823.sp
824syntax where
825.B number
826is the serial number of the device (which can be found for example in the output of lsusb -v).
827.sp
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000828All models supported by the ft2232_spi driver can configure the SPI clock rate by setting a divisor. The
Stefan Tauner0554ca52013-07-25 22:54:25 +0000829expressible divisors are all
830.B even
831numbers between 2 and 2^17 (=131072) resulting in SPI clock frequencies of
Samir Ibradžićb482c6d2012-05-15 22:58:19 +00008326 MHz down to about 92 Hz for 12 MHz inputs. The default divisor is set to 2, but you can use another one by
833specifying the optional
834.B divisor
835parameter with the
836.sp
837.B " flashrom \-p ft2232_spi:divisor=div"
838.sp
839syntax.
Michael Niewöhner1da06352021-09-23 21:25:03 +0200840.sp
841Using the parameter
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200842.B csgpiol (DEPRECATED - use gpiol instead)
Michael Niewöhner1da06352021-09-23 21:25:03 +0200843an additional CS# pin can be chosen, where the value can be a number between 0 and 3, denoting GPIOL0-GPIOL3
844correspondingly. Example:
845.sp
846.B " flashrom \-p ft2232_spi:csgpiol=3"
847.sp
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200848The parameter
849.B gpiolX=[HLC]
Martin Rothf6c1cb12022-03-15 10:55:25 -0600850allows use of the GPIOL pins either as generic gpios with a fixed value during flashing or as additional CS#
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200851signal, where
852.B X
853can be a number between 0 and 3, denoting GPIOL0-GPIOL3 correspondingly. The parameter may be specified
854multiple times, one time per GPIOL pin.
855Valid values are
856.B H
857,
858.B L
859and
860.B C
861:
862.br
863.B " H "
864- Set GPIOL output high
865.br
866.B " L "
867- Set GPIOL output low
868.br
869.B " C "
870- Use GPIOL as additional CS# output
871.sp
872.B Example:
873.sp
874.B " flashrom \-p ft2232_spi:gpiol0=H"
875.sp
876.B Note
877that not all GPIOL pins are freely usable with all programmers as some have special functionality.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000878.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000879.BR "serprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000880.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000881This module supports all programmers speaking the serprog protocol. This includes some Arduino-based devices
882as well as various programmers by Urja Rannikko, Juhana Helovuo, Stefan Tauner, Chi Zhang and many others.
883.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000884A mandatory parameter specifies either a serial device (and baud rate) or an IP/port combination for
885communicating with the programmer.
886The device/baud combination has to start with
887.B dev=
888and separate the optional baud rate with a colon.
889For example
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000890.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000891.B " flashrom \-p serprog:dev=/dev/ttyS0:115200"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000892.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000893If no baud rate is given the default values by the operating system/hardware will be used.
894For IP connections you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000895.sp
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000896.B " flashrom \-p serprog:ip=ipaddr:port"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000897.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000898syntax.
899In case the device supports it, you can set the SPI clock frequency with the optional
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000900.B spispeed
Stefan Tauner0554ca52013-07-25 22:54:25 +0000901parameter. The frequency is parsed as hertz, unless an
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000902.BR M ", or " k
903suffix is given, then megahertz or kilohertz are used respectively.
904Example that sets the frequency to 2 MHz:
905.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +0000906.B " flashrom \-p serprog:dev=/dev/device:baud,spispeed=2M"
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000907.sp
908More information about serprog is available in
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000909.B serprog-protocol.txt
910in the source distribution.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000911.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000912.BR "buspirate_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000913.IP
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000914A required
915.B dev
916parameter specifies the Bus Pirate device node and an optional
917.B spispeed
918parameter specifies the frequency of the SPI bus. The parameter
Michael Karchere5eafb22010-03-07 12:11:08 +0000919delimiter is a comma. Syntax is
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000920.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000921.B " flashrom \-p buspirate_spi:dev=/dev/device,spispeed=frequency"
Michael Karchere5eafb22010-03-07 12:11:08 +0000922.sp
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000923where
924.B frequency
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000925can be
926.BR 30k ", " 125k ", " 250k ", " 1M ", " 2M ", " 2.6M ", " 4M " or " 8M
Michael Karchere5eafb22010-03-07 12:11:08 +0000927(in Hz). The default is the maximum frequency of 8 MHz.
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000928.sp
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600929The baud rate for communication between the host and the Bus Pirate can be specified with the optional
930.B serialspeed
931parameter. Syntax is
932.sp
933.B " flashrom -p buspirate_spi:serialspeed=baud
934.sp
935where
936.B baud
937can be
938.BR 115200 ", " 230400 ", " 250000 " or " 2000000 " (" 2M ")."
939The default is 2M baud for Bus Pirate hardware version 3.0 and greater, and 115200 otherwise.
940.sp
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000941An optional pullups parameter specifies the use of the Bus Pirate internal pull-up resistors. This may be
942needed if you are working with a flash ROM chip that you have physically removed from the board. Syntax is
943.sp
944.B " flashrom -p buspirate_spi:pullups=state"
945.sp
946where
947.B state
948can be
949.BR on " or " off .
Stefan Tauner4c723152016-01-14 22:47:55 +0000950More information about the Bus Pirate pull-up resistors and their purpose is available
951.URLB "http://dangerousprototypes.com/docs/Practical_guide_to_Bus_Pirate_pull-up_resistors" \
952"in a guide by dangerousprototypes" .
Jeremy Kerr98bdcb42021-05-23 17:58:06 +0800953.sp
954The state of the Bus Pirate power supply pins is controllable through an optional
955.B psus
956parameter. Syntax is
957.sp
958.B " flashrom -p buspirate_spi:psus=state"
959.sp
960where
961.B state
962can be
963.BR on " or " off .
964This allows the bus pirate to power the ROM chip directly. This may also be used to provide the
965required pullup voltage (when using the
966.B pullups
967option), by connecting the Bus Pirate's Vpu input to the appropriate Vcc pin.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000968.SS
Justin Chevrier66e554b2015-02-08 21:58:10 +0000969.BR "pickit2_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000970.IP
Justin Chevrier66e554b2015-02-08 21:58:10 +0000971An optional
972.B voltage
973parameter specifies the voltage the PICkit2 should use. The default unit is Volt if no unit is specified.
974You can use
975.BR mV ", " millivolt ", " V " or " Volt
976as unit specifier. Syntax is
977.sp
978.B " flashrom \-p pickit2_spi:voltage=value"
979.sp
980where
981.B value
982can be
983.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
984or the equivalent in mV.
985.sp
986An optional
987.B spispeed
988parameter specifies the frequency of the SPI bus. Syntax is
989.sp
990.B " flashrom \-p pickit2_spi:spispeed=frequency"
991.sp
992where
993.B frequency
994can be
995.BR 250k ", " 333k ", " 500k " or " 1M "
996(in Hz). The default is a frequency of 1 MHz.
997.SS
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000998.BR "dediprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000999.IP
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001000An optional
1001.B voltage
1002parameter specifies the voltage the Dediprog should use. The default unit is
1003Volt if no unit is specified. You can use
1004.BR mV ", " milliVolt ", " V " or " Volt
1005as unit specifier. Syntax is
1006.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001007.B " flashrom \-p dediprog:voltage=value"
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001008.sp
1009where
1010.B value
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001011can be
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001012.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
1013or the equivalent in mV.
Nathan Laredo21541a62012-12-24 22:07:36 +00001014.sp
1015An optional
1016.B device
1017parameter specifies which of multiple connected Dediprog devices should be used.
1018Please be aware that the order depends on libusb's usb_get_busses() function and that the numbering starts
1019at 0.
1020Usage example to select the second device:
1021.sp
1022.B " flashrom \-p dediprog:device=1"
Nico Huber77fa67d2013-02-20 18:03:36 +00001023.sp
1024An optional
1025.B spispeed
Patrick Georgiefe2d432013-05-23 21:47:46 +00001026parameter specifies the frequency of the SPI bus. The firmware on the device needs to be 5.0.0 or newer.
1027Syntax is
Nico Huber77fa67d2013-02-20 18:03:36 +00001028.sp
1029.B " flashrom \-p dediprog:spispeed=frequency"
1030.sp
1031where
1032.B frequency
1033can be
1034.BR 375k ", " 750k ", " 1.5M ", " 2.18M ", " 3M ", " 8M ", " 12M " or " 24M
1035(in Hz). The default is a frequency of 12 MHz.
Stefan Taunere659d2d2013-05-03 21:58:28 +00001036.sp
1037An optional
1038.B target
1039parameter specifies which target chip should be used. Syntax is
1040.sp
1041.B " flashrom \-p dediprog:target=value"
1042.sp
1043where
1044.B value
1045can be
1046.BR 1 " or " 2
Stefan Tauner6697f712014-08-06 15:09:15 +00001047to select target chip 1 or 2 respectively. The default is target chip 1.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001048.SS
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001049.BR "rayer_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001050.IP
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +00001051The default I/O base address used for the parallel port is 0x378 and you can use
1052the optional
1053.B iobase
1054parameter to specify an alternate base I/O address with the
1055.sp
1056.B " flashrom \-p rayer_spi:iobase=baseaddr"
1057.sp
1058syntax where
1059.B baseaddr
1060is base I/O port address of the parallel port, which must be a multiple of
1061four. Make sure to not forget the "0x" prefix for hexadecimal port addresses.
1062.sp
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001063The default cable type is the RayeR cable. You can use the optional
1064.B type
1065parameter to specify the cable type with the
1066.sp
1067.B " flashrom \-p rayer_spi:type=model"
1068.sp
1069syntax where
1070.B model
1071can be
Maksim Kuleshov4dab5c12013-10-02 01:22:02 +00001072.BR rayer " for the RayeR cable, " byteblastermv " for the Altera ByteBlasterMV, " stk200 " for the Atmel \
Stefan Taunerfdb16592016-02-28 17:04:38 +00001073STK200/300, " wiggler " for the Macraigor Wiggler, " xilinx " for the Xilinx Parallel Cable III (DLC 5), or" \
1074" spi_tt" " for SPI Tiny Tools-compatible hardware.
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001075.sp
1076More information about the RayeR hardware is available at
Stefan Tauner23e10b82016-01-23 16:16:49 +00001077.nh
Stefan Tauner4c723152016-01-14 22:47:55 +00001078.URLB "http://rayer.g6.cz/elektro/spipgm.htm" "RayeR's website" .
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +00001079The Altera ByteBlasterMV datasheet can be obtained from
Stefan Tauner4c723152016-01-14 22:47:55 +00001080.URLB "http://www.altera.co.jp/literature/ds/dsbytemv.pdf" Altera .
Maksim Kuleshovacba2ac2013-10-02 01:22:11 +00001081For more information about the Macraigor Wiggler see
Stefan Tauner4c723152016-01-14 22:47:55 +00001082.URLB "http://www.macraigor.com/wiggler.htm" "their company homepage" .
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +00001083The schematic of the Xilinx DLC 5 was published in
Stefan Tauner4c723152016-01-14 22:47:55 +00001084.URLB "http://www.xilinx.com/support/documentation/user_guides/xtp029.pdf" "a Xilinx user guide" .
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001085.SS
Michael Karchere5449392012-05-05 20:53:59 +00001086.BR "pony_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001087.IP
Michael Karchere5449392012-05-05 20:53:59 +00001088The serial port (like /dev/ttyS0, /dev/ttyUSB0 on Linux or COM3 on windows) is
1089specified using the mandatory
Stefan Taunere34e3e82013-01-01 00:06:51 +00001090.B dev
Michael Karchere5449392012-05-05 20:53:59 +00001091parameter. The adapter type is selectable between SI-Prog (used for
1092SPI devices with PonyProg 2000) or a custom made serial bitbanging programmer
1093named "serbang". The optional
Stefan Taunere34e3e82013-01-01 00:06:51 +00001094.B type
Michael Karchere5449392012-05-05 20:53:59 +00001095parameter accepts the values "si_prog" (default) or "serbang".
1096.sp
1097Information about the SI-Prog adapter can be found at
Stefan Tauner4c723152016-01-14 22:47:55 +00001098.URLB "http://www.lancos.com/siprogsch.html" "its website" .
Michael Karchere5449392012-05-05 20:53:59 +00001099.sp
1100An example call to flashrom is
1101.sp
1102.B " flashrom \-p pony_spi:dev=/dev/ttyS0,type=serbang"
1103.sp
1104Please note that while USB-to-serial adapters work under certain circumstances,
1105this slows down operation considerably.
1106.SS
Mark Marshall90021f22010-12-03 14:48:11 +00001107.BR "ogp_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001108.IP
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001109The flash ROM chip to access must be specified with the
Mark Marshall90021f22010-12-03 14:48:11 +00001110.B rom
1111parameter.
1112.sp
1113.B " flashrom \-p ogp_spi:rom=name"
1114.sp
1115Where
1116.B name
1117is either
1118.B cprom
1119or
1120.B s3
Stefan Taunere34e3e82013-01-01 00:06:51 +00001121for the configuration ROM and
Mark Marshall90021f22010-12-03 14:48:11 +00001122.B bprom
1123or
1124.B bios
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001125for the BIOS ROM. If more than one card supported by the ogp_spi programmer
Mark Marshall90021f22010-12-03 14:48:11 +00001126is installed in your system, you have to specify the PCI address of the card
1127you want to use with the
1128.B pci=
1129parameter as explained in the
Stefan Taunere34e3e82013-01-01 00:06:51 +00001130.B nic3com et al.\&
Mark Marshall90021f22010-12-03 14:48:11 +00001131section above.
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001132.SS
David Hendricksf9a30552015-05-23 20:30:30 -07001133.BR "linux_mtd " programmer
1134.IP
1135You may specify the MTD device to use with the
1136.sp
1137.B " flashrom \-p linux_mtd:dev=/dev/mtdX"
1138.sp
1139syntax where
1140.B /dev/mtdX
1141is the Linux device node for your MTD device. If left unspecified the first MTD
1142device found (e.g. /dev/mtd0) will be used by default.
1143.sp
1144Please note that the linux_mtd driver only works on Linux.
1145.SS
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001146.BR "linux_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001147.IP
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001148You have to specify the SPI controller to use with the
1149.sp
1150.B " flashrom \-p linux_spi:dev=/dev/spidevX.Y"
1151.sp
1152syntax where
1153.B /dev/spidevX.Y
1154is the Linux device node for your SPI controller.
1155.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +00001156In case the device supports it, you can set the SPI clock frequency with the optional
1157.B spispeed
1158parameter. The frequency is parsed as kilohertz.
1159Example that sets the frequency to 8 MHz:
1160.sp
1161.B " flashrom \-p linux_spi:dev=/dev/spidevX.Y,spispeed=8000"
1162.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001163Please note that the linux_spi driver only works on Linux.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001164.SS
1165.BR "mstarddc_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001166.IP
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001167The Display Data Channel (DDC) is an I2C bus present on VGA and DVI connectors, that allows exchanging
Stefan Tauner0be072c2016-03-13 15:16:30 +00001168information between a computer and attached displays. Its most common uses are getting display capabilities
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001169through EDID (at I2C address 0x50) and sending commands to the display using the DDC/CI protocol (at address
11700x37). On displays driven by MSTAR SoCs, it is also possible to access the SoC firmware flash (connected to
1171the Soc through another SPI bus) using an In-System Programming (ISP) port, usually at address 0x49.
1172This flashrom module allows the latter via Linux's I2C driver.
1173.sp
1174.B IMPORTANT:
1175Before using this programmer, the display
1176.B MUST
1177be in standby mode, and only connected to the computer that will run flashrom using a VGA cable, to an
1178inactive VGA output. It absolutely
1179.B MUST NOT
1180be used as a display during the procedure!
1181.sp
1182You have to specify the DDC/I2C controller and I2C address to use with the
1183.sp
1184.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-X:YY"
1185.sp
1186syntax where
1187.B /dev/i2c-X
1188is the Linux device node for your I2C controller connected to the display's DDC channel, and
1189.B YY
1190is the (hexadecimal) address of the MSTAR ISP port (address 0x49 is usually used).
1191Example that uses I2C controller /dev/i2c-1 and address 0x49:
1192.sp
1193.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-1:49
1194.sp
1195It is also possible to inhibit the reset command that is normally sent to the display once the flashrom
1196operation is completed using the optional
1197.B noreset
1198parameter. A value of 1 prevents flashrom from sending the reset command.
1199Example that does not reset the display at the end of the operation:
1200.sp
1201.B " flashrom \-p mstarddc_spi:dev=/dev/i2c-1:49,noreset=1
1202.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +00001203Please note that sending the reset command is also inhibited if an error occurred during the operation.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001204To send the reset command afterwards, you can simply run flashrom once more, in chip probe mode (not specifying
1205an operation), without the
1206.B noreset
1207parameter, once the flash read/write operation you intended to perform has completed successfully.
1208.sp
1209Please also note that the mstarddc_spi driver only works on Linux.
Urja Rannikko0870b022016-01-31 22:10:29 +00001210.SS
1211.BR "ch341a_spi " programmer
1212The WCH CH341A programmer does not support any parameters currently. SPI frequency is fixed at 2 MHz, and CS0 is
1213used as per the device.
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001214.SS
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001215.BR "ni845x_spi " programmer
1216.IP
1217An optional
1218.B voltage
1219parameter could be used to specify the IO voltage. This parameter is available for the NI USB-8452 device.
1220The default unit is Volt if no unit is specified. You can use
1221.BR mV ", " milliVolt ", " V " or " Volt
1222as unit specifier.
1223Syntax is
1224.sp
1225.B " flashrom \-p ni845x_spi:voltage=value"
1226.sp
1227where
1228.B value
1229can be
1230.BR 1.2V ", " 1.5V ", " 1.8V ", " 2.5V ", " 3.3V
1231or the equivalent in mV.
1232.sp
1233In the case if none of the programmer's supported IO voltage is within the supported voltage range of
1234the detected flash chip the flashrom will abort the operation (to prevent damaging the flash chip).
1235You can override this behaviour by passing "yes" to the
1236.B ignore_io_voltage_limits
1237parameter (for e.g. if you are using an external voltage translator circuit).
1238Syntax is
1239.sp
1240.B " flashrom \-p ni845x_spi:ignore_io_voltage_limits=yes"
1241.sp
1242You can use the
1243.B serial
1244parameter to explicitly specify which connected NI USB-845x device should be used.
1245You should use your device's 7 digit hexadecimal serial number.
1246Usage example to select the device with 1230A12 serial number:
1247.sp
1248.B " flashrom \-p ni845x_spi:serial=1230A12"
1249.sp
1250An optional
1251.B spispeed
1252parameter specifies the frequency of the SPI bus.
1253Syntax is
1254.sp
1255.B " flashrom \-p ni845x_spi:spispeed=frequency"
1256.sp
1257where
1258.B frequency
1259should a number corresponding to the desired frequency in kHz.
1260The maximum
1261.B frequency
1262is 12 MHz (12000 kHz) for the USB-8451 and 50 MHz (50000 kHz) for the USB-8452.
1263The default is a frequency of 1 MHz (1000 kHz).
1264.sp
1265An optional
1266.B cs
1267parameter specifies which target chip select line should be used. Syntax is
1268.sp
1269.B " flashrom \-p ni845x_spi:csnumber=value"
1270.sp
1271where
1272.B value
1273should be between
1274.BR 0 " and " 7
1275By default the CS0 is used.
1276.SS
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001277.BR "digilent_spi " programmer
1278.IP
1279An optional
1280.B spispeed
1281parameter specifies the frequency of the SPI bus.
1282Syntax is
1283.sp
1284.B " flashrom \-p digilent_spi:spispeed=frequency"
1285.sp
1286where
1287.B frequency
1288can be
1289.BR 62.5k ", " 125k ", " 250k ", " 500k ", " 1M ", " 2M " or " 4M
1290(in Hz). The default is a frequency of 4 MHz.
1291.sp
1292.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001293.BR "jlink_spi " programmer
1294.IP
1295This module supports SEGGER J-Link and compatible devices.
1296
1297The \fBMOSI\fP signal of the flash chip must be attached to \fBTDI\fP pin of
1298the programmer, \fBMISO\fP to \fBTDO\fP and \fBSCK\fP to \fBTCK\fP.
1299The chip select (\fBCS\fP) signal of the flash chip can be attached to
1300different pins of the programmer which can be selected with the
1301.sp
1302.B " flashrom \-p jlink_spi:cs=pin"
1303.sp
1304syntax where \fBpin\fP can be either \fBTRST\fP or \fBRESET\fP.
1305The default pin for chip select is \fBRESET\fP.
1306Note that, when using \fBRESET\fP, it is normal that the indicator LED blinks
1307orange or red.
1308.br
1309Additionally, the \fBVTref\fP pin of the programmer must be attached to the
1310logic level of the flash chip.
1311The programmer measures the voltage on this pin and generates the reference
1312voltage for its input comparators and adapts its output voltages to it.
1313.sp
1314Pinout for devices with 20-pin JTAG connector:
1315.sp
1316 +-------+
1317 | 1 2 | 1: VTref 2:
1318 | 3 4 | 3: TRST 4: GND
1319 | 5 6 | 5: TDI 6: GND
1320 +-+ 7 8 | 7: 8: GND
1321 | 9 10 | 9: TCK 10: GND
1322 | 11 12 | 11: 12: GND
1323 +-+ 13 14 | 13: TDO 14:
1324 | 15 16 | 15: RESET 16:
1325 | 17 18 | 17: 18:
1326 | 19 20 | 19: PWR_5V 20:
1327 +-------+
1328.sp
1329If there is more than one compatible device connected, you can select which one
1330should be used by specifying its serial number with the
1331.sp
1332.B " flashrom \-p jlink_spi:serial=number"
1333.sp
1334syntax where
1335.B number
1336is the serial number of the device (which can be found for example in the
1337output of lsusb -v).
1338.sp
1339The SPI speed can be selected by using the
1340.sp
1341.B " flashrom \-p jlink_spi:spispeed=frequency"
1342.sp
1343syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1344The maximum speed depends on the device in use.
Marc Schink137f02f2020-08-23 16:19:44 +02001345.sp
1346The \fBpower=on\fP option can be used to activate the 5 V power supply (PWR_5V)
1347of the J-Link during a flash operation.
Marc Schink3578ec62016-03-17 16:23:03 +01001348.SS
Miklós Márton324929c2019-08-01 19:14:10 +02001349.BR "stlinkv3_spi " programmer
1350.IP
1351This module supports SPI flash programming through the STMicroelectronics
1352STLINK V3 programmer/debugger's SPI bridge interface
1353.sp
1354.B " flashrom \-p stlinkv3_spi"
1355.sp
1356If there is more than one compatible device connected, you can select which one
1357should be used by specifying its serial number with the
1358.sp
1359.B " flashrom \-p stlinkv3_spi:serial=number"
1360.sp
1361syntax where
1362.B number
1363is the serial number of the device (which can be found for example in the
1364output of lsusb -v).
1365.sp
1366The SPI speed can be selected by using the
1367.sp
1368.B " flashrom \-p stlinkv3_spi:spispeed=frequency"
1369.sp
1370syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1371If the passed frequency is not supported by the adapter the nearest lower
1372supported frequency will be used.
1373.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001374
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001375.SH EXAMPLES
1376To back up and update your BIOS, run
1377.sp
1378.B flashrom -p internal -r backup.rom -o backuplog.txt
1379.br
1380.B flashrom -p internal -w newbios.rom -o writelog.txt
1381.sp
1382Please make sure to copy backup.rom to some external media before you try
1383to write. That makes offline recovery easier.
1384.br
1385If writing fails and flashrom complains about the chip being in an unknown
1386state, you can try to restore the backup by running
1387.sp
1388.B flashrom -p internal -w backup.rom -o restorelog.txt
1389.sp
1390If you encounter any problems, please contact us and supply
1391backuplog.txt, writelog.txt and restorelog.txt. See section
1392.B BUGS
1393for contact info.
Peter Stuge42688e52009-01-26 02:20:56 +00001394.SH EXIT STATUS
Niklas Söderlund2d8b7ef2013-09-13 19:19:25 +00001395flashrom exits with 0 on success, 1 on most failures but with 3 if a call to mmap() fails.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001396.SH REQUIREMENTS
1397flashrom needs different access permissions for different programmers.
1398.sp
1399.B internal
1400needs raw memory access, PCI configuration space access, raw I/O port
1401access (x86) and MSR access (x86).
1402.sp
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +00001403.B atavia
1404needs PCI configuration space access.
1405.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001406.BR nic3com ", " nicrealtek " and " nicnatsemi "
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001407need PCI configuration space read access and raw I/O port access.
1408.sp
1409.B atahpt
1410needs PCI configuration space access and raw I/O port access.
1411.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +00001412.BR gfxnvidia ", " drkaiser " and " it8212
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001413need PCI configuration space access and raw memory access.
1414.sp
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001415.B rayer_spi
1416needs raw I/O port access.
1417.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +00001418.BR satasii ", " nicintel ", " nicintel_eeprom " and " nicintel_spi
1419need PCI configuration space read access and raw memory access.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001420.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001421.BR satamv " and " atapromise
1422need PCI configuration space read access, raw I/O port access and raw memory
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +00001423access.
1424.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001425.B serprog
1426needs TCP access to the network or userspace access to a serial port.
1427.sp
1428.B buspirate_spi
1429needs userspace access to a serial port.
1430.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001431.BR ft2232_spi ", " usbblaster_spi " and " pickit2_spi
Stefan Taunere49edbb2016-01-31 22:10:14 +00001432need access to the respective USB device via libusb API version 0.1.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001433.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001434.BR ch341a_spi " and " dediprog
1435need access to the respective USB device via libusb API version 1.0.
Urja Rannikko0870b022016-01-31 22:10:29 +00001436.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001437.B dummy
1438needs no access permissions at all.
1439.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001440.BR internal ", " nic3com ", " nicrealtek ", " nicnatsemi ", "
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001441.BR gfxnvidia ", " drkaiser ", " satasii ", " satamv ", " atahpt ", " atavia " and " atapromise
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001442have to be run as superuser/root, and need additional raw access permission.
1443.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001444.BR serprog ", " buspirate_spi ", " dediprog ", " usbblaster_spi ", " ft2232_spi ", " pickit2_spi ", " \
1445ch341a_spi " and " digilent_spi
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001446can be run as normal user on most operating systems if appropriate device
1447permissions are set.
1448.sp
Mark Marshall90021f22010-12-03 14:48:11 +00001449.B ogp
1450needs PCI configuration space read access and raw memory access.
1451.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001452On OpenBSD, you can obtain raw access permission by setting
Uwe Hermann941a2732011-07-25 21:12:57 +00001453.B "securelevel=-1"
1454in
1455.B "/etc/rc.securelevel"
1456and rebooting, or rebooting into single user mode.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001457.SH BUGS
Angel Pons1900e1d2021-07-02 12:42:23 +02001458You can report bugs, ask us questions or send success reports
1459via our communication channels listed here:
1460.URLB "https://www.flashrom.org/Contact" "" .
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001461.sp
Angel Pons1900e1d2021-07-02 12:42:23 +02001462Also, we provide a
Stefan Tauner4c723152016-01-14 22:47:55 +00001463.URLB https://paste.flashrom.org "pastebin service"
Angel Pons1900e1d2021-07-02 12:42:23 +02001464that is very useful to share logs without spamming the communication channels.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001465.SS
1466.B Laptops
1467.sp
Nico Huber2e50cdc2018-09-23 20:20:26 +02001468Using flashrom on older laptops is dangerous and may easily make your hardware
1469unusable. flashrom will attempt to detect if it is running on a susceptible
1470laptop and restrict flash-chip probing for safety reasons. Please see the
1471detailed discussion of this topic and associated flashrom options in the
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001472.B Laptops
1473paragraph in the
1474.B internal programmer
1475subsection of the
Stefan Tauner6697f712014-08-06 15:09:15 +00001476.B PROGRAMMER-SPECIFIC INFORMATION
Stefan Tauner4c723152016-01-14 22:47:55 +00001477section and the information
1478.URLB "https://flashrom.org/Laptops" "in our wiki" .
Daniel Lenski65922a32012-02-15 23:40:23 +00001479.SS
1480One-time programmable (OTP) memory and unique IDs
1481.sp
1482Some flash chips contain OTP memory often denoted as "security registers".
1483They usually have a capacity in the range of some bytes to a few hundred
Stefan Taunereb582572012-09-21 12:52:50 +00001484bytes and can be used to give devices unique IDs etc. flashrom is not able
Daniel Lenski65922a32012-02-15 23:40:23 +00001485to read or write these memories and may therefore not be able to duplicate a
1486chip completely. For chip types known to include OTP memories a warning is
1487printed when they are detected.
1488.sp
1489Similar to OTP memories are unique, factory programmed, unforgeable IDs.
1490They are not modifiable by the user at all.
Stefan Taunerac54fbe2011-07-21 19:52:00 +00001491.SH LICENSE
Stefan Reinauer261144c2006-07-27 23:29:02 +00001492.B flashrom
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001493is covered by the GNU General Public License (GPL), version 2. Some files are
Stefan Tauner23e10b82016-01-23 16:16:49 +00001494additionally available under any later version of the GPL.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001495.SH COPYRIGHT
Stefan Reinauer261144c2006-07-27 23:29:02 +00001496.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001497Please see the individual files.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001498.SH AUTHORS
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001499Andrew Morgan
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001500.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001501Carl-Daniel Hailfinger
1502.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001503Claus Gindhart
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001504.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001505David Borg
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001506.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001507David Hendricks
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001508.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001509Dominik Geyer
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001510.br
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +10001511Edward O'Callaghan
1512.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001513Eric Biederman
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001514.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001515Giampiero Giancipoli
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001516.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001517Helge Wagner
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001518.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001519Idwer Vollering
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001520.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001521Joe Bao
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001522.br
Stefan Taunerc0aaf952011-05-19 02:58:17 +00001523Joerg Fischer
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001524.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001525Joshua Roys
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001526.br
Stefan Tauner5c316f92015-02-08 21:57:52 +00001527Ky\[:o]sti M\[:a]lkki
1528.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001529Luc Verhaegen
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001530.br
Carl-Daniel Hailfinger451dc802009-05-01 11:00:39 +00001531Li-Ta Lo
1532.br
Mark Marshall90021f22010-12-03 14:48:11 +00001533Mark Marshall
1534.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001535Markus Boas
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001536.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001537Mattias Mattsson
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001538.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001539Michael Karcher
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001540.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001541Nikolay Petukhov
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001542.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001543Patrick Georgi
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001544.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001545Peter Lemenkov
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001546.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001547Peter Stuge
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001548.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001549Reinder E.N. de Haan
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001550.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001551Ronald G. Minnich
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001552.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001553Ronald Hoogenboom
Stefan Reinauer261144c2006-07-27 23:29:02 +00001554.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001555Sean Nelson
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001556.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001557Stefan Reinauer
Stefan Reinauer261144c2006-07-27 23:29:02 +00001558.br
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001559Stefan Tauner
1560.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001561Stefan Wildemann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001562.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001563Stephan Guilloux
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001564.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001565Steven James
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001566.br
Stefan Tauner23e10b82016-01-23 16:16:49 +00001567Urja Rannikko
1568.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001569Uwe Hermann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001570.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001571Wang Qingpei
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001572.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001573Yinghai Lu
Stefan Reinauerf8337dd2006-08-03 10:49:09 +00001574.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001575some others, please see the flashrom svn changelog for details.
1576.br
Stefan Tauner4c723152016-01-14 22:47:55 +00001577All still active authors can be reached via
1578.MTOB "flashrom@flashrom.org" "the mailing list" .
Stefan Reinauer261144c2006-07-27 23:29:02 +00001579.PP
Stefan Tauner4c723152016-01-14 22:47:55 +00001580This manual page was written by
1581.MTOB "uwe@hermann-uwe.de" "Uwe Hermann" ,
1582Carl-Daniel Hailfinger, Stefan Tauner and others.
Uwe Hermann42eb17f2008-01-18 17:48:51 +00001583It is licensed under the terms of the GNU GPL (version 2 or later).