blob: 5d9610a465dc713644f8efacf559eb660cfeb9a9 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
76#if CONFIG_RAYER_SPI == 1
77 PROGRAMMER_RAYER_SPI,
78#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000079#if CONFIG_PONY_SPI == 1
80 PROGRAMMER_PONY_SPI,
81#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000082#if CONFIG_NICINTEL == 1
83 PROGRAMMER_NICINTEL,
84#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000085#if CONFIG_NICINTEL_SPI == 1
86 PROGRAMMER_NICINTEL_SPI,
87#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000088#if CONFIG_NICINTEL_EEPROM == 1
89 PROGRAMMER_NICINTEL_EEPROM,
90#endif
Mark Marshall90021f22010-12-03 14:48:11 +000091#if CONFIG_OGP_SPI == 1
92 PROGRAMMER_OGP_SPI,
93#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000094#if CONFIG_SATAMV == 1
95 PROGRAMMER_SATAMV,
96#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +000097#if CONFIG_LINUX_SPI == 1
98 PROGRAMMER_LINUX_SPI,
99#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000100#if CONFIG_USBBLASTER_SPI == 1
101 PROGRAMMER_USBBLASTER_SPI,
102#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000103#if CONFIG_MSTARDDC_SPI == 1
104 PROGRAMMER_MSTARDDC_SPI,
105#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000106#if CONFIG_PICKIT2_SPI == 1
107 PROGRAMMER_PICKIT2_SPI,
108#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000109#if CONFIG_CH341A_SPI == 1
110 PROGRAMMER_CH341A_SPI,
111#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000112 PROGRAMMER_INVALID /* This must always be the last entry. */
113};
114
Stefan Tauneraf358d62012-12-27 18:40:26 +0000115enum programmer_type {
116 PCI = 1, /* to detect uninitialized values */
117 USB,
118 OTHER,
119};
120
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000121struct dev_entry {
122 uint16_t vendor_id;
123 uint16_t device_id;
124 const enum test_state status;
125 const char *vendor_name;
126 const char *device_name;
127};
128
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000129struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000130 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000131 const enum programmer_type type;
132 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000133 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000134 const char *const note;
135 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000136
137 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000138
Stefan Tauner305e0b92013-07-17 23:46:44 +0000139 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000140 void (*unmap_flash_region) (void *virt_addr, size_t len);
141
Stefan Taunerf80419c2014-05-02 15:41:42 +0000142 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000143};
144
145extern const struct programmer_entry programmer_table[];
146
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000147int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000148int programmer_shutdown(void);
149
150enum bitbang_spi_master_type {
151 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
152#if CONFIG_RAYER_SPI == 1
153 BITBANG_SPI_MASTER_RAYER,
154#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000155#if CONFIG_PONY_SPI == 1
156 BITBANG_SPI_MASTER_PONY,
157#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000158#if CONFIG_NICINTEL_SPI == 1
159 BITBANG_SPI_MASTER_NICINTEL,
160#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000161#if CONFIG_INTERNAL == 1
162#if defined(__i386__) || defined(__x86_64__)
163 BITBANG_SPI_MASTER_MCP,
164#endif
165#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000166#if CONFIG_OGP_SPI == 1
167 BITBANG_SPI_MASTER_OGP,
168#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000169};
170
171struct bitbang_spi_master {
172 enum bitbang_spi_master_type type;
173
174 /* Note that CS# is active low, so val=0 means the chip is active. */
175 void (*set_cs) (int val);
176 void (*set_sck) (int val);
177 void (*set_mosi) (int val);
178 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000179 void (*request_bus) (void);
180 void (*release_bus) (void);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000181 /* Length of half a clock period in usecs. */
182 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000183};
184
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000185#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000186struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000187
188/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000189// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000190extern struct pci_access *pacc;
191int pci_init_common(void);
192uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
193struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
194/* rpci_write_* are reversible writes. The original PCI config space register
195 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400196 * To clone the pci_dev instances internally, the `pacc` global
197 * variable has to reference a pci_access method that is compatible
198 * with the given pci_dev handle. The referenced pci_access (not
199 * the variable) has to stay valid until the shutdown handlers are
200 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000201 */
202int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
203int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
204int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
205#endif
206
207#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000208struct penable {
209 uint16_t vendor_id;
210 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000211 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000212 const char *vendor_name;
213 const char *device_name;
214 int (*doit) (struct pci_dev *dev, const char *name);
215};
216
217extern const struct penable chipset_enables[];
218
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000219enum board_match_phase {
220 P1,
221 P2,
222 P3
223};
224
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000225struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000226 /* Any device, but make it sensible, like the ISA bridge. */
227 uint16_t first_vendor;
228 uint16_t first_device;
229 uint16_t first_card_vendor;
230 uint16_t first_card_device;
231
232 /* Any device, but make it sensible, like
233 * the host bridge. May be NULL.
234 */
235 uint16_t second_vendor;
236 uint16_t second_device;
237 uint16_t second_card_vendor;
238 uint16_t second_card_device;
239
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000240 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000241 const char *dmi_pattern;
242
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000243 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000244 const char *lb_vendor;
245 const char *lb_part;
246
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000247 enum board_match_phase phase;
248
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000249 const char *vendor_name;
250 const char *board_name;
251
252 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000253 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000254 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000255};
256
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000257extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000258
259struct board_info {
260 const char *vendor;
261 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000262 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000263#ifdef CONFIG_PRINT_WIKI
264 const char *url;
265 const char *note;
266#endif
267};
268
269extern const struct board_info boards_known[];
270extern const struct board_info laptops_known[];
271#endif
272
273/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000274void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000275void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000276void internal_sleep(unsigned int usecs);
277void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000278
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000279#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000280/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000281int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000282int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000283void w836xx_ext_enter(uint16_t port);
284void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000285void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000286int it8705f_write_enable(uint8_t port);
287uint8_t sio_read(uint16_t port, uint8_t reg);
288void sio_write(uint16_t port, uint8_t reg, uint8_t data);
289void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000290void board_handle_before_superio(void);
291void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000292int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000293
294/* chipset_enable.c */
295int chipset_flash_enable(void);
296
297/* processor_enable.c */
298int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000299#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000300
301/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000302void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000303void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000304void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000305void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000306void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000307void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000308#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000309int setup_cpu_msr(int cpu);
310void cleanup_cpu_msr(void);
311
312/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000313int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200314int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000315
316/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000317#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000318extern int has_dmi_support;
319void dmi_init(void);
320int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000321#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000322
323/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000324struct superio {
325 uint16_t vendor;
326 uint16_t port;
327 uint16_t model;
328};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000329extern struct superio superios[];
330extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000331#define SUPERIO_VENDOR_NONE 0x0
332#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000333#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000334#endif
335#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000336struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000337struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
338struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
339 uint16_t card_vendor, uint16_t card_device);
340#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000341int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000342#if CONFIG_INTERNAL == 1
343extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000344extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000345extern int force_boardenable;
346extern int force_boardmismatch;
347void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000348int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000349extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000350int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000351#endif
352
353/* hwaccess.c */
354void mmio_writeb(uint8_t val, void *addr);
355void mmio_writew(uint16_t val, void *addr);
356void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100357uint8_t mmio_readb(const void *addr);
358uint16_t mmio_readw(const void *addr);
359uint32_t mmio_readl(const void *addr);
360void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000361void mmio_le_writeb(uint8_t val, void *addr);
362void mmio_le_writew(uint16_t val, void *addr);
363void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100364uint8_t mmio_le_readb(const void *addr);
365uint16_t mmio_le_readw(const void *addr);
366uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000367#define pci_mmio_writeb mmio_le_writeb
368#define pci_mmio_writew mmio_le_writew
369#define pci_mmio_writel mmio_le_writel
370#define pci_mmio_readb mmio_le_readb
371#define pci_mmio_readw mmio_le_readw
372#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000373void rmmio_writeb(uint8_t val, void *addr);
374void rmmio_writew(uint16_t val, void *addr);
375void rmmio_writel(uint32_t val, void *addr);
376void rmmio_le_writeb(uint8_t val, void *addr);
377void rmmio_le_writew(uint16_t val, void *addr);
378void rmmio_le_writel(uint32_t val, void *addr);
379#define pci_rmmio_writeb rmmio_le_writeb
380#define pci_rmmio_writew rmmio_le_writew
381#define pci_rmmio_writel rmmio_le_writel
382void rmmio_valb(void *addr);
383void rmmio_valw(void *addr);
384void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000385
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000386/* dummyflasher.c */
387#if CONFIG_DUMMY == 1
388int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000389void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000390void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000391#endif
392
393/* nic3com.c */
394#if CONFIG_NIC3COM == 1
395int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000396extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000397#endif
398
399/* gfxnvidia.c */
400#if CONFIG_GFXNVIDIA == 1
401int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000402extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000403#endif
404
405/* drkaiser.c */
406#if CONFIG_DRKAISER == 1
407int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000408extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409#endif
410
411/* nicrealtek.c */
412#if CONFIG_NICREALTEK == 1
413int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000414extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000415#endif
416
417/* nicnatsemi.c */
418#if CONFIG_NICNATSEMI == 1
419int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000420extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000421#endif
422
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000423/* nicintel.c */
424#if CONFIG_NICINTEL == 1
425int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000426extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000427#endif
428
Idwer Vollering004f4b72010-09-03 18:21:21 +0000429/* nicintel_spi.c */
430#if CONFIG_NICINTEL_SPI == 1
431int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000432extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000433#endif
434
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000435/* nicintel_eeprom.c */
436#if CONFIG_NICINTEL_EEPROM == 1
437int nicintel_ee_init(void);
438extern const struct dev_entry nics_intel_ee[];
439#endif
440
Mark Marshall90021f22010-12-03 14:48:11 +0000441/* ogp_spi.c */
442#if CONFIG_OGP_SPI == 1
443int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000444extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000445#endif
446
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000447/* satamv.c */
448#if CONFIG_SATAMV == 1
449int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000450extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000451#endif
452
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000453/* satasii.c */
454#if CONFIG_SATASII == 1
455int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000456extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000457#endif
458
459/* atahpt.c */
460#if CONFIG_ATAHPT == 1
461int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000462extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000463#endif
464
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000465/* atavia.c */
466#if CONFIG_ATAVIA == 1
467int atavia_init(void);
468void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
469extern const struct dev_entry ata_via[];
470#endif
471
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000472/* atapromise.c */
473#if CONFIG_ATAPROMISE == 1
474int atapromise_init(void);
475void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
476extern const struct dev_entry ata_promise[];
477#endif
478
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000479/* it8212.c */
480#if CONFIG_IT8212 == 1
481int it8212_init(void);
482extern const struct dev_entry devs_it8212[];
483#endif
484
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000485/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000486#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000487int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000488extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000489#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000490
James Lairdc60de0e2013-03-27 13:00:23 +0000491/* usbblaster_spi.c */
492#if CONFIG_USBBLASTER_SPI == 1
493int usbblaster_spi_init(void);
494extern const struct dev_entry devs_usbblasterspi[];
495#endif
496
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000497/* mstarddc_spi.c */
498#if CONFIG_MSTARDDC_SPI == 1
499int mstarddc_spi_init(void);
500#endif
501
Justin Chevrier66e554b2015-02-08 21:58:10 +0000502/* pickit2_spi.c */
503#if CONFIG_PICKIT2_SPI == 1
504int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000505extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000506#endif
507
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000508/* rayer_spi.c */
509#if CONFIG_RAYER_SPI == 1
510int rayer_spi_init(void);
511#endif
512
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000513/* pony_spi.c */
514#if CONFIG_PONY_SPI == 1
515int pony_spi_init(void);
516#endif
517
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000518/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000519int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000520
521/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000522#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000523int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000524#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000525
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000526/* linux_spi.c */
527#if CONFIG_LINUX_SPI == 1
528int linux_spi_init(void);
529#endif
530
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000531/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000532#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000533int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000534extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000535#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000536
Urja Rannikko0870b022016-01-31 22:10:29 +0000537/* ch341a_spi.c */
538#if CONFIG_CH341A_SPI == 1
539int ch341a_spi_init(void);
540void ch341a_spi_delay(unsigned int usecs);
541extern const struct dev_entry devs_ch341a_spi[];
542#endif
543
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000544/* flashrom.c */
545struct decode_sizes {
546 uint32_t parallel;
547 uint32_t lpc;
548 uint32_t fwh;
549 uint32_t spi;
550};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000551// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000552extern struct decode_sizes max_rom_decode;
553extern int programmer_may_write;
554extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000555unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000556char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000557
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000558/* spi.c */
559enum spi_controller {
560 SPI_CONTROLLER_NONE,
561#if CONFIG_INTERNAL == 1
562#if defined(__i386__) || defined(__x86_64__)
563 SPI_CONTROLLER_ICH7,
564 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000565 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000566 SPI_CONTROLLER_IT87XX,
567 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000568 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000569 SPI_CONTROLLER_VIA,
570 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000571#endif
572#endif
573#if CONFIG_FT2232_SPI == 1
574 SPI_CONTROLLER_FT2232,
575#endif
576#if CONFIG_DUMMY == 1
577 SPI_CONTROLLER_DUMMY,
578#endif
579#if CONFIG_BUSPIRATE_SPI == 1
580 SPI_CONTROLLER_BUSPIRATE,
581#endif
582#if CONFIG_DEDIPROG == 1
583 SPI_CONTROLLER_DEDIPROG,
584#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000585#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000586 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000587#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000588#if CONFIG_LINUX_SPI == 1
589 SPI_CONTROLLER_LINUX,
590#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000591#if CONFIG_SERPROG == 1
592 SPI_CONTROLLER_SERPROG,
593#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000594#if CONFIG_USBBLASTER_SPI == 1
595 SPI_CONTROLLER_USBBLASTER,
596#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000597#if CONFIG_MSTARDDC_SPI == 1
598 SPI_CONTROLLER_MSTARDDC,
599#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000600#if CONFIG_PICKIT2_SPI == 1
601 SPI_CONTROLLER_PICKIT2,
602#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000603#if CONFIG_CH341A_SPI == 1
604 SPI_CONTROLLER_CH341A_SPI,
605#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000606};
Michael Karcher62797512011-05-11 17:07:02 +0000607
608#define MAX_DATA_UNSPECIFIED 0
609#define MAX_DATA_READ_UNLIMITED 64 * 1024
610#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100611
612#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
613
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000614struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000615 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100616 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000617 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
618 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000619 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000620 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000621 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000622
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000623 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000624 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000625 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
626 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000627 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000628};
629
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000630int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000631 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000632int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000633int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000634int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
635int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000636int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000637
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000638/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000639enum ich_chipset {
640 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000641 CHIPSET_ICH,
642 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000643 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000644 CHIPSET_POULSBO, /* SCH U* */
645 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
646 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000647 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000648 CHIPSET_ICH8,
649 CHIPSET_ICH9,
650 CHIPSET_ICH10,
651 CHIPSET_5_SERIES_IBEX_PEAK,
652 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000653 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000654 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000655 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000656 CHIPSET_8_SERIES_LYNX_POINT_LP,
657 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000658 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100659 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100660 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700661 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000662};
663
Stefan Tauner2abab942012-04-27 20:41:23 +0000664/* ichspi.c */
665#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200666int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
667int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000668
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000669/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000670int amd_imc_shutdown(struct pci_dev *dev);
671
David Hendricks4e748392011-02-28 23:58:15 +0000672/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000673int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000674
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000675/* it87spi.c */
676void enter_conf_mode_ite(uint16_t port);
677void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000678void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000679int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000680
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000681/* mcp6x_spi.c */
682int mcp6x_spi_init(int want_spi);
683
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000684/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000685int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000686
687/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000688int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000689#endif
690
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000691/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000692struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000693 int max_data_read;
694 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000695 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000696 int (*probe) (struct flashctx *flash);
697 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000698 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000699 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000700 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000701};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000702int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000703
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000704/* programmer.c */
705int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000706void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000707void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000708void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
709void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
710void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000711void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000712uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
713uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
714void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000715struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000716 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
717 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
718 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000719 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000720 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
721 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
722 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
723 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000724 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000725};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000726int register_par_master(const struct par_master *mst, const enum chipbustype buses);
727struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000728 enum chipbustype buses_supported;
729 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000730 struct par_master par;
731 struct spi_master spi;
732 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000733 };
734};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000735extern struct registered_master registered_masters[];
736extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000737int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000738
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000739/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000740#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000741int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000742void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000743void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000744#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000745
746/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000747#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000748typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000749#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000750#else
751typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000752#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000753#endif
754
755void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000756fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000757extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600758int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000759int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000760int serialport_write(const unsigned char *buf, unsigned int writecnt);
761int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000762int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000763int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000764
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000765/* Serial port/pin mapping:
766
767 1 CD <-
768 2 RXD <-
769 3 TXD ->
770 4 DTR ->
771 5 GND --
772 6 DSR <-
773 7 RTS ->
774 8 CTS <-
775 9 RI <-
776*/
777enum SP_PIN {
778 PIN_CD = 1,
779 PIN_RXD,
780 PIN_TXD,
781 PIN_DTR,
782 PIN_GND,
783 PIN_DSR,
784 PIN_RTS,
785 PIN_CTS,
786 PIN_RI,
787};
788
789void sp_set_pin(enum SP_PIN pin, int val);
790int sp_get_pin(enum SP_PIN pin);
791
Nico Huber1cf407b2017-11-10 20:18:23 +0100792/* spi_master feature checks */
793static inline bool spi_master_4ba(const struct flashctx *const flash)
794{
795 return flash->mst->buses_supported & BUS_SPI &&
796 flash->mst->spi.features & SPI_MASTER_4BA;
797}
798
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000799#endif /* !__PROGRAMMER_H__ */