blob: 31c2fedc09993836198c55aa5483f3fa3978225f [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
Adam Kaufman064b1f22007-02-06 19:47:50 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000017 *
Uwe Hermannd1107642007-08-29 17:52:32 +000018 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000021 */
22
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000023#ifndef __FLASH_H__
24#define __FLASH_H__ 1
25
Adam Kaufman064b1f22007-02-06 19:47:50 +000026#if defined(__GLIBC__)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000027#include <sys/io.h>
Adam Kaufman064b1f22007-02-06 19:47:50 +000028#endif
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000029#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000030#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000031#include <stdio.h>
Christian Ruppert0cdb0312009-05-14 18:57:26 +000032#include <pci/pci.h>
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000033
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000034/* for iopl and outb under Solaris */
35#if defined (__sun) && (defined(__i386) || defined(__amd64))
36#include <strings.h>
37#include <sys/sysi86.h>
38#include <sys/psw.h>
39#include <asm/sunddi.h>
40#endif
41
Stefan Reinauerf79edb92009-01-26 01:23:31 +000042#if (defined(__MACH__) && defined(__APPLE__))
43#define __DARWIN__
44#endif
45
Patrick Georgi60622e22009-04-28 12:56:04 +000046#if defined(__FreeBSD__) || defined(__DragonFly__)
Andriy Gapon65c1b862008-05-22 13:22:45 +000047 #include <machine/cpufunc.h>
48 #define off64_t off_t
49 #define lseek64 lseek
50 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
51 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
52 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
53 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
54 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
55 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
56#else
Stefan Reinauerf79edb92009-01-26 01:23:31 +000057#if defined(__DARWIN__)
58 #include <DirectIO/darwinio.h>
59 #define off64_t off_t
60 #define lseek64 lseek
61#endif
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000062#if defined (__sun) && (defined(__i386) || defined(__amd64))
63 /* Note different order for outb */
64 #define OUTB(x,y) outb(y, x)
65 #define OUTW(x,y) outw(y, x)
66 #define OUTL(x,y) outl(y, x)
67 #define INB inb
68 #define INW inw
69 #define INL inl
70#else
Andriy Gapon65c1b862008-05-22 13:22:45 +000071 #define OUTB outb
72 #define OUTW outw
73 #define OUTL outl
74 #define INB inb
75 #define INW inw
76 #define INL inl
77#endif
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000078#endif
Andriy Gapon65c1b862008-05-22 13:22:45 +000079
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000080typedef unsigned long chipaddr;
81
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000082extern int programmer;
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +000083#define PROGRAMMER_INTERNAL 0x00
84#define PROGRAMMER_DUMMY 0x01
Uwe Hermannb4dcb712009-05-13 11:36:06 +000085#define PROGRAMMER_NIC3COM 0x02
Rudolf Marek68720c72009-05-17 19:39:27 +000086#define PROGRAMMER_SATASII 0x03
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +000087#define PROGRAMMER_IT87SPI 0x04
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000088
89struct programmer_entry {
90 const char *vendor;
91 const char *name;
92
93 int (*init) (void);
94 int (*shutdown) (void);
95
Uwe Hermannd1129ac2009-05-28 15:07:42 +000096 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
97 size_t len);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +000098 void (*unmap_flash_region) (void *virt_addr, size_t len);
99
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000100 void (*chip_writeb) (uint8_t val, chipaddr addr);
101 void (*chip_writew) (uint16_t val, chipaddr addr);
102 void (*chip_writel) (uint32_t val, chipaddr addr);
103 uint8_t (*chip_readb) (const chipaddr addr);
104 uint16_t (*chip_readw) (const chipaddr addr);
105 uint32_t (*chip_readl) (const chipaddr addr);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000106
107 void (*delay) (int usecs);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000108};
109
110extern const struct programmer_entry programmer_table[];
111
Uwe Hermann09e04f72009-05-16 22:36:00 +0000112int programmer_init(void);
113int programmer_shutdown(void);
114void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
115 size_t len);
116void programmer_unmap_flash_region(void *virt_addr, size_t len);
117void chip_writeb(uint8_t val, chipaddr addr);
118void chip_writew(uint16_t val, chipaddr addr);
119void chip_writel(uint32_t val, chipaddr addr);
120uint8_t chip_readb(const chipaddr addr);
121uint16_t chip_readw(const chipaddr addr);
122uint32_t chip_readl(const chipaddr addr);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000123void programmer_delay(int usecs);
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +0000124
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000125#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
126
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000127enum chipbustype {
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000128 CHIP_BUSTYPE_NONE = 0,
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000129 CHIP_BUSTYPE_PARALLEL = 1 << 0,
130 CHIP_BUSTYPE_LPC = 1 << 1,
131 CHIP_BUSTYPE_FWH = 1 << 2,
132 CHIP_BUSTYPE_SPI = 1 << 3,
133 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
134 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
135};
136
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000137struct flashchip {
Uwe Hermann76158682008-03-14 23:55:58 +0000138 const char *vendor;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000139 const char *name;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000140
141 enum chipbustype bustype;
142
Uwe Hermann394131e2008-10-18 21:14:13 +0000143 /*
144 * With 32bit manufacture_id and model_id we can cover IDs up to
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000145 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
146 * Identification code.
147 */
148 uint32_t manufacture_id;
149 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000150
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000151 int total_size;
152 int page_size;
153
Uwe Hermann394131e2008-10-18 21:14:13 +0000154 /*
155 * Indicate if flashrom has been tested with this flash chip and if
Peter Stuge1159d582008-05-03 04:34:37 +0000156 * everything worked correctly.
157 */
158 uint32_t tested;
159
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000160 int (*probe) (struct flashchip *flash);
Maciej Pijankac6e11112009-06-03 14:46:22 +0000161
162 /* Delay after "enter/exit ID mode" commands in microseconds. */
163 int probe_timing;
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000164 int (*erase) (struct flashchip *flash);
165 int (*write) (struct flashchip *flash, uint8_t *buf);
166 int (*read) (struct flashchip *flash, uint8_t *buf);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000167
Uwe Hermann372eeb52007-12-04 21:49:06 +0000168 /* Some flash devices have an additional register space. */
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000169 chipaddr virtual_memory;
170 chipaddr virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000171};
172
Peter Stuge1159d582008-05-03 04:34:37 +0000173#define TEST_UNTESTED 0
174
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000175#define TEST_OK_PROBE (1 << 0)
176#define TEST_OK_READ (1 << 1)
177#define TEST_OK_ERASE (1 << 2)
178#define TEST_OK_WRITE (1 << 3)
179#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
180#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
181#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000182#define TEST_OK_MASK 0x0f
183
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000184#define TEST_BAD_PROBE (1 << 4)
185#define TEST_BAD_READ (1 << 5)
186#define TEST_BAD_ERASE (1 << 6)
187#define TEST_BAD_WRITE (1 << 7)
188#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000189#define TEST_BAD_MASK 0xf0
190
Maciej Pijankac6e11112009-06-03 14:46:22 +0000191/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
192 * field and zero delay.
193 *
194 * SPI devices will always have zero delay and ignore this field.
195 */
196#define TIMING_FIXME -1
197/* this is intentionally same value as fixme */
198#define TIMING_IGNORED -1
199#define TIMING_ZERO -2
200
Ollie Lho184a4042005-11-26 21:55:36 +0000201extern struct flashchip flashchips[];
202
Uwe Hermann05fab752009-05-16 23:42:17 +0000203struct penable {
204 uint16_t vendor_id;
205 uint16_t device_id;
206 int status;
207 const char *vendor_name;
208 const char *device_name;
209 int (*doit) (struct pci_dev *dev, const char *name);
210};
211
212extern const struct penable chipset_enables[];
213
214struct board_pciid_enable {
215 /* Any device, but make it sensible, like the ISA bridge. */
216 uint16_t first_vendor;
217 uint16_t first_device;
218 uint16_t first_card_vendor;
219 uint16_t first_card_device;
220
221 /* Any device, but make it sensible, like
222 * the host bridge. May be NULL.
223 */
224 uint16_t second_vendor;
225 uint16_t second_device;
226 uint16_t second_card_vendor;
227 uint16_t second_card_device;
228
229 /* The vendor / part name from the coreboot table. */
230 const char *lb_vendor;
231 const char *lb_part;
232
233 const char *vendor_name;
234 const char *board_name;
235
236 int (*enable) (const char *name);
237};
238
239extern struct board_pciid_enable board_pciid_enables[];
240
241struct board_info {
242 const char *vendor;
243 const char *name;
244};
245
246extern const struct board_info boards_ok[];
247extern const struct board_info boards_bad[];
248
Uwe Hermann372eeb52007-12-04 21:49:06 +0000249/*
250 * Please keep this list sorted alphabetically by manufacturer. The first
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000251 * entry of each section should be the manufacturer ID, followed by the
252 * list of devices from that manufacturer (sorted by device IDs).
Uwe Hermann372eeb52007-12-04 21:49:06 +0000253 *
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000254 * All LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
255 * continuation code.
Carl-Daniel Hailfinger6a0a25c2008-11-28 23:45:27 +0000256 * SPI parts have 16-bit device IDs if they support RDID.
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000257 */
258
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000259#define GENERIC_DEVICE_ID 0xffff /* Only match the vendor ID */
260
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000261#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000262
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000263#define AMD_ID 0x01 /* AMD */
Mats Erik Anderssoncbfed282008-10-07 12:21:12 +0000264#define AM_29F002BT 0xB0
265#define AM_29F002BB 0x34
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000266#define AM_29F040B 0xA4
Mateusz Murawski5bae4382009-06-02 00:38:14 +0000267#define AM_29F080B 0xD5
Peter Lemenkov220e26b2007-10-25 04:11:11 +0000268#define AM_29LV040B 0x4F
Mateusz Murawski5bae4382009-06-02 00:38:14 +0000269#define AM_29LV081B 0x38
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000270#define AM_29F016D 0xAD
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000271
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000272#define AMIC_ID 0x7F37 /* AMIC */
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000273#define AMIC_ID_NOPREFIX 0x37 /* AMIC */
Rudolf Marekdcf46532008-05-22 13:42:23 +0000274#define AMIC_A25L40P 0x2013
Carl-Daniel Hailfinger8b114392008-07-06 23:04:01 +0000275#define AMIC_A29002B 0x0d
276#define AMIC_A29002T 0x8c
277#define AMIC_A29040B 0x86
Jens Kuehnelb9f61742008-06-18 13:36:34 +0000278#define AMIC_A49LF040A 0x9d
Peter Lemenkov539478d2007-10-22 20:36:16 +0000279
Carl-Daniel Hailfingercbdd4f02009-05-06 21:54:22 +0000280/* This chip vendor/device ID is probably a misinterpreted LHA header. */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000281#define ASD_ID 0x25 /* ASD, not listed in JEP106W */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000282#define ASD_AE49F2008 0x52
Stefan Reinaueref54aba2006-11-21 23:51:08 +0000283
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000284#define ATMEL_ID 0x1F /* Atmel */
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000285#define AT_25DF021 0x4300
286#define AT_25DF041A 0x4401
287#define AT_25DF081 0x4502
288#define AT_25DF161 0x4602
289#define AT_25DF321 0x4700 /* also 26DF321 */
290#define AT_25DF321A 0x4701
291#define AT_25DF641 0x4800
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000292#define AT_25F512A 0x65 /* Needs special RDID. AT25F512A_RDID 15 1d */
293#define AT_25F512B 0x6500
294#define AT_25FS010 0x6601
295#define AT_25FS040 0x6604
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000296#define AT_26DF041 0x4400
297#define AT_26DF081 0x4500 /* guessed, no datasheet available */
298#define AT_26DF081A 0x4501
299#define AT_26DF161 0x4600
300#define AT_26DF161A 0x4601
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000301#define AT_26DF321 0x4700 /* also 25DF321 */
302#define AT_26F004 0x0400
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000303#define AT_29C040A 0xA4
Uwe Hermann8403ccb2009-05-16 21:39:19 +0000304#define AT_29C010A 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000305#define AT_29C020 0xDA
Maciej Pijankabc2bbd22009-06-02 16:45:59 +0000306#define AT_29C512 0x5D
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000307#define AT_45BR3214B /* No ID available */
308#define AT_45CS1282 0x2920
309#define AT_45D011 /* No ID available */
310#define AT_45D021A /* No ID available */
311#define AT_45D041A /* No ID available */
312#define AT_45D081A /* No ID available */
313#define AT_45D161 /* No ID available */
314#define AT_45DB011 /* No ID available */
315#define AT_45DB011B /* No ID available */
316#define AT_45DB011D 0x2200
317#define AT_45DB021A /* No ID available */
318#define AT_45DB021B /* No ID available */
319#define AT_45DB021D 0x2300
320#define AT_45DB041A /* No ID available */
321#define AT_45DB041D 0x2400
322#define AT_45DB081A /* No ID available */
323#define AT_45DB081D 0x2500
324#define AT_45DB161 /* No ID available */
325#define AT_45DB161B /* No ID available */
326#define AT_45DB161D 0x2600
327#define AT_45DB321 /* No ID available */
328#define AT_45DB321B /* No ID available */
329#define AT_45DB321C 0x2700
330#define AT_45DB321D 0x2701 /* Buggy data sheet */
331#define AT_45DB642 /* No ID available */
332#define AT_45DB642D 0x2800
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000333#define AT_49BV512 0x03
Frederico Silva4bcf1752007-12-10 16:57:59 +0000334#define AT_49F002N 0x07 /* for AT49F002(N) */
335#define AT_49F002NT 0x08 /* for AT49F002(N)T */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000336
Peter Lemenkov539478d2007-10-22 20:36:16 +0000337#define CATALYST_ID 0x31 /* Catalyst */
338
Uwe Hermann394131e2008-10-18 21:14:13 +0000339#define EMST_ID 0x8C /* EMST / EFST Elite Flash Storage */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000340#define EMST_F49B002UA 0x00
341
Uwe Hermann372eeb52007-12-04 21:49:06 +0000342/*
343 * EN25 chips are SPI, first byte of device ID is memory type,
344 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000345 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
346 * is the continuation code for IDs in bank 2.
347 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
348 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
349 * Let's hope they are not manufacturing SPI flash chips as well.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000350 */
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000351#define EON_ID 0x7F1C /* EON Silicon Devices */
352#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000353#define EN_25B05 0x2010 /* 2^19 kbit or 2^16 kByte */
354#define EN_25B10 0x2011
355#define EN_25B20 0x2012
356#define EN_25B40 0x2013
357#define EN_25B80 0x2014
358#define EN_25B16 0x2015
359#define EN_25B32 0x2016
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000360#define EN_29F512 0x7F21
361#define EN_29F010 0x7F20
362#define EN_29F040A 0x7F04
363#define EN_29LV010 0x7F6E
364#define EN_29LV040A 0x7F4F /* EN_29LV040(A) */
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000365#define EN_29F002T 0x7F92 /* Also EN29F002A */
366#define EN_29F002B 0x7F97 /* Also EN29F002AN */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000367
Peter Lemenkov539478d2007-10-22 20:36:16 +0000368#define FUJITSU_ID 0x04 /* Fujitsu */
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000369#define MBM29F400BC 0xAB
370#define MBM29F400TC 0x23
371#define MBM29F004BC 0x7B
372#define MBM29F004TC 0x77
Peter Lemenkov539478d2007-10-22 20:36:16 +0000373
374#define HYUNDAI_ID 0xAD /* Hyundai */
375
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000376#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
377#define IM_29F004B 0xAE
378#define IM_29F004T 0xAF
Peter Lemenkov539478d2007-10-22 20:36:16 +0000379
380#define INTEL_ID 0x89 /* Intel */
Urja Rannikkoebd7b832009-05-29 12:55:31 +0000381#define P28F001BXT 0x94 /* 28F001BX-T */
382#define P28F001BXB 0x95 /* 28F001BX-B */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000383
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000384#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000385
Uwe Hermann372eeb52007-12-04 21:49:06 +0000386/*
387 * MX25 chips are SPI, first byte of device ID is memory type,
388 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000389 * Generalplus SPI chips seem to be compatible with Macronix
390 * and use the same set of IDs.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000391 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000392#define MX_ID 0xC2 /* Macronix (MX) */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000393#define MX_25L512 0x2010 /* 2^19 kbit or 2^16 kByte */
394#define MX_25L1005 0x2011
395#define MX_25L2005 0x2012
396#define MX_25L4005 0x2013 /* MX25L4005{,A} */
397#define MX_25L8005 0x2014
398#define MX_25L1605 0x2015 /* MX25L1605{,A,D} */
399#define MX_25L3205 0x2016 /* MX25L3205{,A} */
400#define MX_25L6405 0x2017 /* MX25L3205{,D} */
Stephan Guilloux2f132fe2009-04-21 01:47:16 +0000401#define MX_25L12805 0x2018 /* MX25L12805 */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000402#define MX_25L1635D 0x2415
Stephan Guilloux70ea9a32009-04-23 22:51:56 +0000403#define MX_25L3235D 0x5E16 /* MX25L3225D/MX25L3235D/MX25L3237D */
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000404#define MX_29F002B 0x34
405#define MX_29F002T 0xB0
Carl-Daniel Hailfinger7de86392008-12-10 10:32:05 +0000406#define MX_29LV002CB 0x5A
407#define MX_29LV002CT 0x59
408#define MX_29LV004CB 0xB6
409#define MX_29LV004CT 0xB5
410#define MX_29LV008CB 0x37
411#define MX_29LV008CT 0x3E
412#define MX_29F040C 0xA4
413#define MX_29F200CB 0x57
414#define MX_29F200CT 0x51
415#define MX_29F400CB 0xAB
416#define MX_29F400CT 0x23
417#define MX_29LV040C 0x4F
418#define MX_29LV128DB 0x7A
419#define MX_29LV128DT 0x7E
420#define MX_29LV160DB 0x49 /* Same as MX29LV161DB/MX29LV160CB */
421#define MX_29LV160DT 0xC4 /* Same as MX29LV161DT/MX29LV160CT */
422#define MX_29LV320DB 0xA8 /* Same as MX29LV321DB */
423#define MX_29LV320DT 0xA7 /* Same as MX29LV321DT */
424#define MX_29LV400CB 0xBA
425#define MX_29LV400CT 0xB9
426#define MX_29LV800CB 0x5B
427#define MX_29LV800CT 0xDA
428#define MX_29LV640DB 0xCB /* Same as MX29LV640EB */
429#define MX_29LV640DT 0xC9 /* Same as MX29LV640ET */
430#define MX_29SL402CB 0xF1
431#define MX_29SL402CT 0x70
432#define MX_29SL800CB 0x6B /* Same as MX29SL802CB */
433#define MX_29SL800CT 0xEA /* Same as MX29SL802CT */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000434
Uwe Hermann394131e2008-10-18 21:14:13 +0000435/*
436 * Programmable Micro Corp is listed in JEP106W in bank 2, so it should
437 * have a 0x7F continuation code prefix.
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000438 */
Carl-Daniel Hailfinger1263d2a2008-02-06 22:07:58 +0000439#define PMC_ID 0x7F9D /* PMC */
440#define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */
441#define PMC_25LV512 0x7B
442#define PMC_25LV010 0x7C
443#define PMC_25LV020 0x7D
444#define PMC_25LV040 0x7E
445#define PMC_25LV080B 0x13
446#define PMC_25LV016B 0x14
447#define PMC_39LV512 0x1B
448#define PMC_39F010 0x1C /* also Pm39LV010 */
449#define PMC_39LV020 0x3D
450#define PMC_39LV040 0x3E
451#define PMC_39F020 0x4D
452#define PMC_39F040 0x4E
Peter Lemenkov539478d2007-10-22 20:36:16 +0000453#define PMC_49FL002 0x6D
454#define PMC_49FL004 0x6E
455
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000456#define SHARP_ID 0xB0 /* Sharp */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000457#define SHARP_LHF00L04 0xCF
Ronald G. Minnich5b582f22006-02-23 17:16:44 +0000458
Uwe Hermann372eeb52007-12-04 21:49:06 +0000459/*
Peter Stuge10e091b2008-01-25 01:52:45 +0000460 * Spansion was previously a joint venture of AMD and Fujitsu.
461 * S25 chips are SPI. The first device ID byte is memory type and
462 * the second device ID byte is memory capacity.
463 */
464#define SPANSION_ID 0x01 /* Spansion */
465#define SPANSION_S25FL016A 0x0214
466
467/*
Uwe Hermann372eeb52007-12-04 21:49:06 +0000468 * SST25 chips are SPI, first byte of device ID is memory type, second
469 * byte of device ID is related to log(bitsize) at least for some chips.
470 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000471#define SST_ID 0xBF /* SST */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000472#define SST_25WF512 0x2501
473#define SST_25WF010 0x2502
474#define SST_25WF020 0x2503
475#define SST_25WF040 0x2504
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000476#define SST_25VF512A_REMS 0x48 /* REMS or RES opcode */
477#define SST_25VF010_REMS 0x49 /* REMS or RES opcode */
478#define SST_25VF020_REMS 0x43 /* REMS or RES opcode */
479#define SST_25VF040_REMS 0x44 /* REMS or RES opcode */
480#define SST_25VF040B 0x258D
481#define SST_25VF040B_REMS 0x8D /* REMS or RES opcode */
482#define SST_25VF080_REMS 0x80 /* REMS or RES opcode */
483#define SST_25VF080B 0x258E
484#define SST_25VF080B_REMS 0x8E /* REMS or RES opcode */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000485#define SST_25VF016B 0x2541
486#define SST_25VF032B 0x254A
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000487#define SST_25VF032B_REMS 0x4A /* REMS or RES opcode */
488#define SST_26VF016 0x2601
489#define SST_26VF032 0x2602
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000490#define SST_27SF512 0xA4
491#define SST_27SF010 0xA5
492#define SST_27SF020 0xA6
493#define SST_27VF010 0xA9
494#define SST_27VF020 0xAA
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000495#define SST_28SF040 0x04
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000496#define SST_29EE512 0x5D
497#define SST_29EE010 0x07
498#define SST_29LE010 0x08 /* also SST29VE010 */
499#define SST_29EE020A 0x10
500#define SST_29LE020 0x12 /* also SST29VE020 */
501#define SST_29SF020 0x24
502#define SST_29VF020 0x25
503#define SST_29SF040 0x13
504#define SST_29VF040 0x14
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000505#define SST_39SF010 0xB5
506#define SST_39SF020 0xB6
507#define SST_39SF040 0xB7
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000508#define SST_39VF512 0xD4
509#define SST_39VF010 0xD5
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000510#define SST_39VF020 0xD6
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000511#define SST_39VF040 0xD7
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000512#define SST_49LF040B 0x50
513#define SST_49LF040 0x51
Sven Schnellec208dfb2009-01-07 12:35:09 +0000514#define SST_49LF020 0x61
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000515#define SST_49LF020A 0x52
516#define SST_49LF080A 0x5B
517#define SST_49LF002A 0x57
518#define SST_49LF003A 0x1B
519#define SST_49LF004A 0x60
520#define SST_49LF008A 0x5A
521#define SST_49LF004C 0x54
522#define SST_49LF008C 0x59
523#define SST_49LF016C 0x5C
524#define SST_49LF160C 0x4C
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000525
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000526/*
527 * ST25P chips are SPI, first byte of device ID is memory type, second
528 * byte of device ID is related to log(bitsize) at least for some chips.
529 */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000530#define ST_ID 0x20 /* ST / SGS/Thomson */
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000531#define ST_M25P05A 0x2010
532#define ST_M25P10A 0x2011
533#define ST_M25P20 0x2012
534#define ST_M25P40 0x2013
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000535#define ST_M25P40_RES 0x12
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000536#define ST_M25P80 0x2014
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000537#define ST_M25P16 0x2015
538#define ST_M25P32 0x2016
539#define ST_M25P64 0x2017
540#define ST_M25P128 0x2018
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000541#define ST_M50FLW040A 0x08
542#define ST_M50FLW040B 0x28
543#define ST_M50FLW080A 0x80
544#define ST_M50FLW080B 0x81
Carl-Daniel Hailfinger96e1b552008-11-02 14:25:11 +0000545#define ST_M50FW002 0x29
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000546#define ST_M50FW040 0x2C
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000547#define ST_M50FW080 0x2D
548#define ST_M50FW016 0x2E
549#define ST_M50LPW116 0x30
Uwe Hermannd7f48062007-04-28 02:22:59 +0000550#define ST_M29F002B 0x34
551#define ST_M29F002T 0xB0 /* M29F002T / M29F002NT */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000552#define ST_M29F400BT 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000553#define ST_M29F040B 0xE2
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000554#define ST_M29W010B 0x23
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000555#define ST_M29W040B 0xE3
Ronald G. Minnich3c910ed2002-05-28 23:29:17 +0000556
Peter Lemenkov539478d2007-10-22 20:36:16 +0000557#define SYNCMOS_ID 0x40 /* SyncMOS and Mosel Vitelic */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000558#define S29C51001T 0x01
559#define S29C51002T 0x02
560#define S29C51004T 0x03
561#define S29C31004T 0x63
Giampiero Giancipolia8c80822006-11-20 20:03:07 +0000562
Peter Lemenkov539478d2007-10-22 20:36:16 +0000563#define TI_ID 0x97 /* Texas Instruments */
Carl-Daniel Hailfinger09b4fb72009-05-26 21:26:23 +0000564#define TI_OLD_ID 0x01 /* TI chips from last century */
565#define TI_TMS29F002RT 0xB0
566#define TI_TMS29F002RB 0x34
Peter Lemenkov539478d2007-10-22 20:36:16 +0000567
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000568/*
569 * W25X chips are SPI, first byte of device ID is memory type, second
570 * byte of device ID is related to log(bitsize).
571 */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000572#define WINBOND_ID 0xDA /* Winbond */
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000573#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flashes */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000574#define W_25X10 0x3011
575#define W_25X20 0x3012
576#define W_25X40 0x3013
577#define W_25X80 0x3014
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000578#define W_25X16 0x3015
579#define W_25X32 0x3016
580#define W_25X64 0x3017
Peter Lemenkov539478d2007-10-22 20:36:16 +0000581#define W_29C011 0xC1
582#define W_29C020C 0x45
583#define W_29C040P 0x46
584#define W_29EE011 0xC1
585#define W_39V040FA 0x34
586#define W_39V040A 0x3D
587#define W_39V040B 0x54
588#define W_39V080A 0xD0
Stefan Reinauerac378972008-03-17 22:59:40 +0000589#define W_39V080FA 0xD3
590#define W_39V080FA_DM 0x93
Peter Lemenkov539478d2007-10-22 20:36:16 +0000591#define W_49F002U 0x0B
592#define W_49V002A 0xB0
593#define W_49V002FA 0x32
594
Uwe Hermann372eeb52007-12-04 21:49:06 +0000595/* udelay.c */
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000596void myusec_delay(int usecs);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000597void myusec_calibrate_delay(void);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000598
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000599/* pcidev.c */
600#define PCI_OK 0
601#define PCI_NT 1 /* Not tested */
Rudolf Marek68720c72009-05-17 19:39:27 +0000602
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000603extern uint32_t io_base_addr;
604extern struct pci_access *pacc;
605extern struct pci_filter filter;
Uwe Hermann8403ccb2009-05-16 21:39:19 +0000606extern struct pci_dev *pcidev_dev;
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000607struct pcidev_status {
608 uint16_t vendor_id;
609 uint16_t device_id;
610 int status;
611 const char *vendor_name;
612 const char *device_name;
613};
614uint32_t pcidev_validate(struct pci_dev *dev, struct pcidev_status *devs);
615uint32_t pcidev_init(uint16_t vendor_id, struct pcidev_status *devs);
616void print_supported_pcidevs(struct pcidev_status *devs);
617
Uwe Hermann372eeb52007-12-04 21:49:06 +0000618/* board_enable.c */
Peter Stuge9d9399c2009-01-26 02:34:51 +0000619void w836xx_ext_enter(uint16_t port);
620void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000621uint8_t sio_read(uint16_t port, uint8_t reg);
622void sio_write(uint16_t port, uint8_t reg, uint8_t data);
623void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000624int board_flash_enable(const char *vendor, const char *part);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000625void print_supported_boards(void);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000626
Uwe Hermann372eeb52007-12-04 21:49:06 +0000627/* chipset_enable.c */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000628extern enum chipbustype buses_supported;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000629int chipset_flash_enable(void);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000630void print_supported_chipsets(void);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000631
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000632extern unsigned long flashbase;
633
Stefan Reinauer0593f212009-01-26 01:10:48 +0000634/* physmap.c */
635void *physmap(const char *descr, unsigned long phys_addr, size_t len);
636void physunmap(void *virt_addr, size_t len);
637
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000638/* internal.c */
Uwe Hermann2cac6862009-05-16 22:05:42 +0000639struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
640struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
641struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
642 uint16_t card_vendor, uint16_t card_device);
Carl-Daniel Hailfinger3b7e75a2009-05-14 21:41:10 +0000643void get_io_perms(void);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000644int internal_init(void);
645int internal_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000646void internal_chip_writeb(uint8_t val, chipaddr addr);
647void internal_chip_writew(uint16_t val, chipaddr addr);
648void internal_chip_writel(uint32_t val, chipaddr addr);
649uint8_t internal_chip_readb(const chipaddr addr);
650uint16_t internal_chip_readw(const chipaddr addr);
651uint32_t internal_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000652void mmio_writeb(uint8_t val, void *addr);
653void mmio_writew(uint16_t val, void *addr);
654void mmio_writel(uint32_t val, void *addr);
655uint8_t mmio_readb(void *addr);
656uint16_t mmio_readw(void *addr);
657uint32_t mmio_readl(void *addr);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000658void internal_delay(int usecs);
Uwe Hermannc6915932009-05-17 23:12:17 +0000659void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
660void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000661void fallback_chip_writew(uint16_t val, chipaddr addr);
662void fallback_chip_writel(uint32_t val, chipaddr addr);
663uint16_t fallback_chip_readw(const chipaddr addr);
664uint32_t fallback_chip_readl(const chipaddr addr);
Uwe Hermanna0869322009-05-14 20:41:57 +0000665#if defined(__FreeBSD__) || defined(__DragonFly__)
666extern int io_fd;
667#endif
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000668
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000669/* dummyflasher.c */
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000670extern char *dummytype;
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000671int dummy_init(void);
672int dummy_shutdown(void);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +0000673void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
674void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000675void dummy_chip_writeb(uint8_t val, chipaddr addr);
676void dummy_chip_writew(uint16_t val, chipaddr addr);
677void dummy_chip_writel(uint32_t val, chipaddr addr);
678uint8_t dummy_chip_readb(const chipaddr addr);
679uint16_t dummy_chip_readw(const chipaddr addr);
680uint32_t dummy_chip_readl(const chipaddr addr);
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +0000681int dummy_spi_command(unsigned int writecnt, unsigned int readcnt,
682 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000683
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000684/* nic3com.c */
685int nic3com_init(void);
686int nic3com_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000687void nic3com_chip_writeb(uint8_t val, chipaddr addr);
688uint8_t nic3com_chip_readb(const chipaddr addr);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000689extern struct pcidev_status nics_3com[];
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000690
Rudolf Marek68720c72009-05-17 19:39:27 +0000691/* satasii.c */
692int satasii_init(void);
693int satasii_shutdown(void);
Rudolf Marek68720c72009-05-17 19:39:27 +0000694void satasii_chip_writeb(uint8_t val, chipaddr addr);
695uint8_t satasii_chip_readb(const chipaddr addr);
696extern struct pcidev_status satas_sii[];
697
Uwe Hermann0846f892007-08-23 13:34:59 +0000698/* flashrom.c */
Uwe Hermannad216bf2009-04-24 16:17:41 +0000699extern int verbose;
700#define printf_debug(x...) { if (verbose) printf(x); }
Peter Stuge776d2022009-01-26 00:39:57 +0000701void map_flash_registers(struct flashchip *flash);
Carl-Daniel Hailfinger03b4e712009-05-08 12:49:03 +0000702int read_memmapped(struct flashchip *flash, uint8_t *buf);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000703extern char *pcidev_bdf;
Uwe Hermann0846f892007-08-23 13:34:59 +0000704
705/* layout.c */
Peter Stuge7ffbc6f2008-06-18 02:08:40 +0000706int show_id(uint8_t *bios, int size, int force);
Uwe Hermann0846f892007-08-23 13:34:59 +0000707int read_romlayout(char *name);
708int find_romentry(char *name);
709int handle_romentries(uint8_t *buffer, uint8_t *content);
710
Uwe Hermannad216bf2009-04-24 16:17:41 +0000711/* cbtable.c */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000712int coreboot_init(void);
Uwe Hermann0846f892007-08-23 13:34:59 +0000713extern char *lb_part, *lb_vendor;
714
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000715/* spi.c */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000716enum spi_controller {
717 SPI_CONTROLLER_NONE,
718 SPI_CONTROLLER_ICH7,
719 SPI_CONTROLLER_ICH9,
720 SPI_CONTROLLER_IT87XX,
721 SPI_CONTROLLER_SB600,
722 SPI_CONTROLLER_VIA,
723 SPI_CONTROLLER_WBSIO,
724 SPI_CONTROLLER_DUMMY,
725};
726extern enum spi_controller spi_controller;
727extern void *spibar;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000728int probe_spi_rdid(struct flashchip *flash);
Rudolf Marek48a85e42008-06-30 21:45:17 +0000729int probe_spi_rdid4(struct flashchip *flash);
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000730int probe_spi_rems(struct flashchip *flash);
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000731int probe_spi_res(struct flashchip *flash);
Uwe Hermann394131e2008-10-18 21:14:13 +0000732int spi_command(unsigned int writecnt, unsigned int readcnt,
733 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000734int spi_write_enable(void);
735int spi_write_disable(void);
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000736int spi_chip_erase_60(struct flashchip *flash);
Peter Stugefa8c5502008-05-10 23:07:52 +0000737int spi_chip_erase_c7(struct flashchip *flash);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000738int spi_chip_erase_60_c7(struct flashchip *flash);
Stefan Reinauer424ed222008-10-29 22:13:20 +0000739int spi_chip_erase_d8(struct flashchip *flash);
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000740int spi_block_erase_52(const struct flashchip *flash, unsigned long addr);
741int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000742int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger8d497012009-05-09 02:34:18 +0000743int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
Peter Stugefa8c5502008-05-10 23:07:52 +0000744int spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000745uint8_t spi_read_status_register(void);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000746int spi_disable_blockprotect(void);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000747void spi_byte_program(int address, uint8_t byte);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000748int spi_nbyte_read(int address, uint8_t *bytes, int len);
Peter Stugefd9217d2009-01-26 03:37:40 +0000749int spi_aai_write(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000750uint32_t spi_get_valid_read_addr(void);
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000751
Uwe Hermann0846f892007-08-23 13:34:59 +0000752/* 82802ab.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000753int probe_82802ab(struct flashchip *flash);
754int erase_82802ab(struct flashchip *flash);
755int write_82802ab(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000756
757/* am29f040b.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000758int probe_29f040b(struct flashchip *flash);
759int erase_29f040b(struct flashchip *flash);
760int write_29f040b(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000761
Mats Erik Andersson44e1a192008-09-26 13:19:02 +0000762/* en29f002a.c */
763int probe_en29f002a(struct flashchip *flash);
764int erase_en29f002a(struct flashchip *flash);
765int write_en29f002a(struct flashchip *flash, uint8_t *buf);
766
Dominik Geyerb46acba2008-05-16 12:55:55 +0000767/* ichspi.c */
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000768int ich_init_opcodes(void);
Uwe Hermann394131e2008-10-18 21:14:13 +0000769int ich_spi_command(unsigned int writecnt, unsigned int readcnt,
770 const unsigned char *writearr, unsigned char *readarr);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000771int ich_spi_read(struct flashchip *flash, uint8_t * buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000772int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000773
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000774/* it87spi.c */
775extern uint16_t it8716f_flashport;
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000776void enter_conf_mode_ite(uint16_t port);
777void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000778int it87spi_init(void);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000779int it87xx_probe_spi_flash(const char *name);
Uwe Hermann394131e2008-10-18 21:14:13 +0000780int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt,
781 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000782int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000783int it8716f_spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
784int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000785
Jason Wanga3f04be2008-11-28 21:36:51 +0000786/* sb600spi.c */
787int sb600_spi_command(unsigned int writecnt, unsigned int readcnt,
788 const unsigned char *writearr, unsigned char *readarr);
789int sb600_spi_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000790int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
Jason Wanga3f04be2008-11-28 21:36:51 +0000791uint8_t sb600_read_status_register(void);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000792extern uint8_t *sb600_spibar;
Jason Wanga3f04be2008-11-28 21:36:51 +0000793
Uwe Hermann0846f892007-08-23 13:34:59 +0000794/* jedec.c */
Carl-Daniel Hailfingera758f512008-05-14 12:03:06 +0000795uint8_t oddparity(uint8_t val);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000796void toggle_ready_jedec(chipaddr dst);
797void data_polling_jedec(chipaddr dst, uint8_t data);
798void unprotect_jedec(chipaddr bios);
799void protect_jedec(chipaddr bios);
800int write_byte_program_jedec(chipaddr bios, uint8_t *src,
801 chipaddr dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000802int probe_jedec(struct flashchip *flash);
803int erase_chip_jedec(struct flashchip *flash);
804int write_jedec(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000805int erase_sector_jedec(chipaddr bios, unsigned int page);
806int erase_block_jedec(chipaddr bios, unsigned int page);
807int write_sector_jedec(chipaddr bios, uint8_t *src,
808 chipaddr dst, unsigned int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000809
Peter Stugeaf8ffac2009-01-26 06:42:02 +0000810/* m29f002.c */
811int erase_m29f002(struct flashchip *flash);
812int write_m29f002t(struct flashchip *flash, uint8_t *buf);
813int write_m29f002b(struct flashchip *flash, uint8_t *buf);
814
Uwe Hermann0846f892007-08-23 13:34:59 +0000815/* m29f400bt.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000816int probe_m29f400bt(struct flashchip *flash);
817int erase_m29f400bt(struct flashchip *flash);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000818int block_erase_m29f400bt(chipaddr bios,
819 chipaddr dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000820int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000821int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000822void toggle_ready_m29f400bt(chipaddr dst);
823void data_polling_m29f400bt(chipaddr dst, uint8_t data);
824void protect_m29f400bt(chipaddr bios);
825void write_page_m29f400bt(chipaddr bios, uint8_t *src,
826 chipaddr dst, int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000827
828/* mx29f002.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000829int probe_29f002(struct flashchip *flash);
830int erase_29f002(struct flashchip *flash);
831int write_29f002(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000832
Nikolay Petukhov4784c472008-05-17 01:08:58 +0000833/* pm49fl00x.c */
834int probe_49fl00x(struct flashchip *flash);
835int erase_49fl00x(struct flashchip *flash);
836int write_49fl00x(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000837
838/* sharplhf00l04.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000839int probe_lhf00l04(struct flashchip *flash);
840int erase_lhf00l04(struct flashchip *flash);
841int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000842void toggle_ready_lhf00l04(chipaddr dst);
843void data_polling_lhf00l04(chipaddr dst, uint8_t data);
844void protect_lhf00l04(chipaddr bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000845
846/* sst28sf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000847int probe_28sf040(struct flashchip *flash);
848int erase_28sf040(struct flashchip *flash);
849int write_28sf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000850
851/* sst39sf020.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000852int probe_39sf020(struct flashchip *flash);
853int write_39sf020(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000854
855/* sst49lf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000856int erase_49lf040(struct flashchip *flash);
857int write_49lf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000858
859/* sst49lfxxxc.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000860int probe_49lfxxxc(struct flashchip *flash);
861int erase_49lfxxxc(struct flashchip *flash);
862int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000863
864/* sst_fwhub.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000865int probe_sst_fwhub(struct flashchip *flash);
866int erase_sst_fwhub(struct flashchip *flash);
867int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000868
Peter Stugecce26822008-07-21 17:48:40 +0000869/* w39v040c.c */
870int probe_w39v040c(struct flashchip *flash);
871int erase_w39v040c(struct flashchip *flash);
872int write_w39v040c(struct flashchip *flash, uint8_t *buf);
873
Stefan Reinauerac378972008-03-17 22:59:40 +0000874/* w39V080fa.c */
875int probe_winbond_fwhub(struct flashchip *flash);
876int erase_winbond_fwhub(struct flashchip *flash);
877int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
878
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000879/* w29ee011.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000880int probe_w29ee011(struct flashchip *flash);
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000881
Uwe Hermann0846f892007-08-23 13:34:59 +0000882/* w49f002u.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000883int write_49f002(struct flashchip *flash, uint8_t *buf);
Stefan Reinauerff4f1972007-05-24 08:48:10 +0000884
Peter Stugebf196e92009-01-26 03:08:45 +0000885/* wbsio_spi.c */
886int wbsio_check_for_spi(const char *name);
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000887int wbsio_spi_command(unsigned int writecnt, unsigned int readcnt,
888 const unsigned char *writearr, unsigned char *readarr);
Peter Stugebf196e92009-01-26 03:08:45 +0000889int wbsio_spi_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000890int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
Peter Stugebf196e92009-01-26 03:08:45 +0000891
Claus Gindharta7b35512008-04-28 17:51:09 +0000892/* stm50flw0x0x.c */
893int probe_stm50flw0x0x(struct flashchip *flash);
894int erase_stm50flw0x0x(struct flashchip *flash);
895int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000896
Ollie Lho761bf1b2004-03-20 16:46:10 +0000897#endif /* !__FLASH_H__ */