blob: 3d86836a5ab3c4b2541bf4ea3f2e28175341e9a8 [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
Adam Kaufman064b1f22007-02-06 19:47:50 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000017 *
Uwe Hermannd1107642007-08-29 17:52:32 +000018 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000021 */
22
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000023#ifndef __FLASH_H__
24#define __FLASH_H__ 1
25
Adam Kaufman064b1f22007-02-06 19:47:50 +000026#if defined(__GLIBC__)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000027#include <sys/io.h>
Adam Kaufman064b1f22007-02-06 19:47:50 +000028#endif
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000029#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000030#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000031#include <stdio.h>
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000032
Andriy Gapon65c1b862008-05-22 13:22:45 +000033#ifdef __FreeBSD__
34 #include <machine/cpufunc.h>
35 #define off64_t off_t
36 #define lseek64 lseek
37 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
38 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
39 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
40 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
41 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
42 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
43#else
44 #define OUTB outb
45 #define OUTW outw
46 #define OUTL outl
47 #define INB inb
48 #define INW inw
49 #define INL inl
50#endif
51
Uwe Hermanne5ac1642008-03-12 11:54:51 +000052#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
53
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000054struct flashchip {
Uwe Hermann76158682008-03-14 23:55:58 +000055 const char *vendor;
Uwe Hermann372eeb52007-12-04 21:49:06 +000056 const char *name;
Uwe Hermann394131e2008-10-18 21:14:13 +000057 /*
58 * With 32bit manufacture_id and model_id we can cover IDs up to
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +000059 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
60 * Identification code.
61 */
62 uint32_t manufacture_id;
63 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000064
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000065 int total_size;
66 int page_size;
67
Uwe Hermann394131e2008-10-18 21:14:13 +000068 /*
69 * Indicate if flashrom has been tested with this flash chip and if
Peter Stuge1159d582008-05-03 04:34:37 +000070 * everything worked correctly.
71 */
72 uint32_t tested;
73
Uwe Hermann0b7afe62007-04-01 19:44:21 +000074 int (*probe) (struct flashchip *flash);
75 int (*erase) (struct flashchip *flash);
76 int (*write) (struct flashchip *flash, uint8_t *buf);
77 int (*read) (struct flashchip *flash, uint8_t *buf);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000078
Uwe Hermann372eeb52007-12-04 21:49:06 +000079 /* Some flash devices have an additional register space. */
Stefan Reinauerce532972007-05-23 17:20:56 +000080 volatile uint8_t *virtual_memory;
81 volatile uint8_t *virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000082};
83
Peter Stuge1159d582008-05-03 04:34:37 +000084#define TEST_UNTESTED 0
85
86#define TEST_OK_PROBE (1<<0)
87#define TEST_OK_READ (1<<1)
88#define TEST_OK_ERASE (1<<2)
89#define TEST_OK_WRITE (1<<3)
Mart Raudsepp1d3b0632008-05-27 23:51:55 +000090#define TEST_OK_PR (TEST_OK_PROBE|TEST_OK_READ)
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +000091#define TEST_OK_PREW (TEST_OK_PROBE|TEST_OK_READ|TEST_OK_ERASE|TEST_OK_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +000092#define TEST_OK_MASK 0x0f
93
94#define TEST_BAD_PROBE (1<<4)
95#define TEST_BAD_READ (1<<5)
96#define TEST_BAD_ERASE (1<<6)
97#define TEST_BAD_WRITE (1<<7)
Carl-Daniel Hailfinger6a0a25c2008-11-28 23:45:27 +000098#define TEST_BAD_PREW (TEST_BAD_PROBE|TEST_BAD_READ|TEST_BAD_ERASE|TEST_BAD_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +000099#define TEST_BAD_MASK 0xf0
100
Ollie Lho184a4042005-11-26 21:55:36 +0000101extern struct flashchip flashchips[];
102
Uwe Hermann372eeb52007-12-04 21:49:06 +0000103/*
104 * Please keep this list sorted alphabetically by manufacturer. The first
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000105 * entry of each section should be the manufacturer ID, followed by the
106 * list of devices from that manufacturer (sorted by device IDs).
Uwe Hermann372eeb52007-12-04 21:49:06 +0000107 *
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000108 * All LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
109 * continuation code.
Carl-Daniel Hailfinger6a0a25c2008-11-28 23:45:27 +0000110 * SPI parts have 16-bit device IDs if they support RDID.
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000111 */
112
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000113#define GENERIC_DEVICE_ID 0xffff /* Only match the vendor ID */
114
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000115#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000116
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000117#define AMD_ID 0x01 /* AMD */
Mats Erik Anderssoncbfed282008-10-07 12:21:12 +0000118#define AM_29F002BT 0xB0
119#define AM_29F002BB 0x34
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000120#define AM_29F040B 0xA4
Peter Lemenkov220e26b2007-10-25 04:11:11 +0000121#define AM_29LV040B 0x4F
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000122#define AM_29F016D 0xAD
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000123
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000124#define AMIC_ID 0x7F37 /* AMIC */
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000125#define AMIC_ID_NOPREFIX 0x37 /* AMIC */
Rudolf Marekdcf46532008-05-22 13:42:23 +0000126#define AMIC_A25L40P 0x2013
Carl-Daniel Hailfinger8b114392008-07-06 23:04:01 +0000127#define AMIC_A29002B 0x0d
128#define AMIC_A29002T 0x8c
129#define AMIC_A29040B 0x86
Jens Kuehnelb9f61742008-06-18 13:36:34 +0000130#define AMIC_A49LF040A 0x9d
Peter Lemenkov539478d2007-10-22 20:36:16 +0000131
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000132#define ASD_ID 0x25 /* ASD, not listed in JEP106W */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000133#define ASD_AE49F2008 0x52
Stefan Reinaueref54aba2006-11-21 23:51:08 +0000134
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000135#define ATMEL_ID 0x1F /* Atmel */
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000136#define AT_25DF021 0x4300
137#define AT_25DF041A 0x4401
138#define AT_25DF081 0x4502
139#define AT_25DF161 0x4602
140#define AT_25DF321 0x4700 /* also 26DF321 */
141#define AT_25DF321A 0x4701
142#define AT_25DF641 0x4800
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000143#define AT_25F512A 0x65 /* Needs special RDID. AT25F512A_RDID 15 1d */
144#define AT_25F512B 0x6500
145#define AT_25FS010 0x6601
146#define AT_25FS040 0x6604
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000147#define AT_26DF041 0x4400
148#define AT_26DF081 0x4500 /* guessed, no datasheet available */
149#define AT_26DF081A 0x4501
150#define AT_26DF161 0x4600
151#define AT_26DF161A 0x4601
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000152#define AT_26DF321 0x4700 /* also 25DF321 */
153#define AT_26F004 0x0400
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000154#define AT_29C040A 0xA4
Uwe Hermannd7f48062007-04-28 02:22:59 +0000155#define AT_29C020 0xDA
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000156#define AT_45BR3214B /* No ID available */
157#define AT_45CS1282 0x2920
158#define AT_45D011 /* No ID available */
159#define AT_45D021A /* No ID available */
160#define AT_45D041A /* No ID available */
161#define AT_45D081A /* No ID available */
162#define AT_45D161 /* No ID available */
163#define AT_45DB011 /* No ID available */
164#define AT_45DB011B /* No ID available */
165#define AT_45DB011D 0x2200
166#define AT_45DB021A /* No ID available */
167#define AT_45DB021B /* No ID available */
168#define AT_45DB021D 0x2300
169#define AT_45DB041A /* No ID available */
170#define AT_45DB041D 0x2400
171#define AT_45DB081A /* No ID available */
172#define AT_45DB081D 0x2500
173#define AT_45DB161 /* No ID available */
174#define AT_45DB161B /* No ID available */
175#define AT_45DB161D 0x2600
176#define AT_45DB321 /* No ID available */
177#define AT_45DB321B /* No ID available */
178#define AT_45DB321C 0x2700
179#define AT_45DB321D 0x2701 /* Buggy data sheet */
180#define AT_45DB642 /* No ID available */
181#define AT_45DB642D 0x2800
Frederico Silva4bcf1752007-12-10 16:57:59 +0000182#define AT_49F002N 0x07 /* for AT49F002(N) */
183#define AT_49F002NT 0x08 /* for AT49F002(N)T */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000184
Peter Lemenkov539478d2007-10-22 20:36:16 +0000185#define CATALYST_ID 0x31 /* Catalyst */
186
Uwe Hermann394131e2008-10-18 21:14:13 +0000187#define EMST_ID 0x8C /* EMST / EFST Elite Flash Storage */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000188#define EMST_F49B002UA 0x00
189
Uwe Hermann372eeb52007-12-04 21:49:06 +0000190/*
191 * EN25 chips are SPI, first byte of device ID is memory type,
192 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000193 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
194 * is the continuation code for IDs in bank 2.
195 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
196 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
197 * Let's hope they are not manufacturing SPI flash chips as well.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000198 */
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000199#define EON_ID 0x7F1C /* EON Silicon Devices */
200#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000201#define EN_25B05 0x2010 /* 2^19 kbit or 2^16 kByte */
202#define EN_25B10 0x2011
203#define EN_25B20 0x2012
204#define EN_25B40 0x2013
205#define EN_25B80 0x2014
206#define EN_25B16 0x2015
207#define EN_25B32 0x2016
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000208#define EN_29F512 0x7F21
209#define EN_29F010 0x7F20
210#define EN_29F040A 0x7F04
211#define EN_29LV010 0x7F6E
212#define EN_29LV040A 0x7F4F /* EN_29LV040(A) */
Carl-Daniel Hailfinger2736e322007-12-31 14:05:08 +0000213#define EN_29F002T 0x7F92
214#define EN_29F002B 0x7F97
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000215
Peter Lemenkov539478d2007-10-22 20:36:16 +0000216#define FUJITSU_ID 0x04 /* Fujitsu */
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000217#define MBM29F400BC 0xAB
218#define MBM29F400TC 0x23
219#define MBM29F004BC 0x7B
220#define MBM29F004TC 0x77
Peter Lemenkov539478d2007-10-22 20:36:16 +0000221
222#define HYUNDAI_ID 0xAD /* Hyundai */
223
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000224#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
225#define IM_29F004B 0xAE
226#define IM_29F004T 0xAF
Peter Lemenkov539478d2007-10-22 20:36:16 +0000227
228#define INTEL_ID 0x89 /* Intel */
229
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000230#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000231
Uwe Hermann372eeb52007-12-04 21:49:06 +0000232/*
233 * MX25 chips are SPI, first byte of device ID is memory type,
234 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000235 * Generalplus SPI chips seem to be compatible with Macronix
236 * and use the same set of IDs.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000237 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000238#define MX_ID 0xC2 /* Macronix (MX) */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000239#define MX_25L512 0x2010 /* 2^19 kbit or 2^16 kByte */
240#define MX_25L1005 0x2011
241#define MX_25L2005 0x2012
242#define MX_25L4005 0x2013 /* MX25L4005{,A} */
243#define MX_25L8005 0x2014
244#define MX_25L1605 0x2015 /* MX25L1605{,A,D} */
245#define MX_25L3205 0x2016 /* MX25L3205{,A} */
246#define MX_25L6405 0x2017 /* MX25L3205{,D} */
247#define MX_25L1635D 0x2415
248#define MX_25L3235D 0x2416
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000249#define MX_29F002B 0x34
250#define MX_29F002T 0xB0
Carl-Daniel Hailfinger7de86392008-12-10 10:32:05 +0000251#define MX_29LV002CB 0x5A
252#define MX_29LV002CT 0x59
253#define MX_29LV004CB 0xB6
254#define MX_29LV004CT 0xB5
255#define MX_29LV008CB 0x37
256#define MX_29LV008CT 0x3E
257#define MX_29F040C 0xA4
258#define MX_29F200CB 0x57
259#define MX_29F200CT 0x51
260#define MX_29F400CB 0xAB
261#define MX_29F400CT 0x23
262#define MX_29LV040C 0x4F
263#define MX_29LV128DB 0x7A
264#define MX_29LV128DT 0x7E
265#define MX_29LV160DB 0x49 /* Same as MX29LV161DB/MX29LV160CB */
266#define MX_29LV160DT 0xC4 /* Same as MX29LV161DT/MX29LV160CT */
267#define MX_29LV320DB 0xA8 /* Same as MX29LV321DB */
268#define MX_29LV320DT 0xA7 /* Same as MX29LV321DT */
269#define MX_29LV400CB 0xBA
270#define MX_29LV400CT 0xB9
271#define MX_29LV800CB 0x5B
272#define MX_29LV800CT 0xDA
273#define MX_29LV640DB 0xCB /* Same as MX29LV640EB */
274#define MX_29LV640DT 0xC9 /* Same as MX29LV640ET */
275#define MX_29SL402CB 0xF1
276#define MX_29SL402CT 0x70
277#define MX_29SL800CB 0x6B /* Same as MX29SL802CB */
278#define MX_29SL800CT 0xEA /* Same as MX29SL802CT */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000279
Uwe Hermann394131e2008-10-18 21:14:13 +0000280/*
281 * Programmable Micro Corp is listed in JEP106W in bank 2, so it should
282 * have a 0x7F continuation code prefix.
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000283 */
Carl-Daniel Hailfinger1263d2a2008-02-06 22:07:58 +0000284#define PMC_ID 0x7F9D /* PMC */
285#define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */
286#define PMC_25LV512 0x7B
287#define PMC_25LV010 0x7C
288#define PMC_25LV020 0x7D
289#define PMC_25LV040 0x7E
290#define PMC_25LV080B 0x13
291#define PMC_25LV016B 0x14
292#define PMC_39LV512 0x1B
293#define PMC_39F010 0x1C /* also Pm39LV010 */
294#define PMC_39LV020 0x3D
295#define PMC_39LV040 0x3E
296#define PMC_39F020 0x4D
297#define PMC_39F040 0x4E
Peter Lemenkov539478d2007-10-22 20:36:16 +0000298#define PMC_49FL002 0x6D
299#define PMC_49FL004 0x6E
300
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000301#define SHARP_ID 0xB0 /* Sharp */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000302#define SHARP_LHF00L04 0xCF
Ronald G. Minnich5b582f22006-02-23 17:16:44 +0000303
Uwe Hermann372eeb52007-12-04 21:49:06 +0000304/*
Peter Stuge10e091b2008-01-25 01:52:45 +0000305 * Spansion was previously a joint venture of AMD and Fujitsu.
306 * S25 chips are SPI. The first device ID byte is memory type and
307 * the second device ID byte is memory capacity.
308 */
309#define SPANSION_ID 0x01 /* Spansion */
310#define SPANSION_S25FL016A 0x0214
311
312/*
Uwe Hermann372eeb52007-12-04 21:49:06 +0000313 * SST25 chips are SPI, first byte of device ID is memory type, second
314 * byte of device ID is related to log(bitsize) at least for some chips.
315 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000316#define SST_ID 0xBF /* SST */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000317#define SST_25WF512 0x2501
318#define SST_25WF010 0x2502
319#define SST_25WF020 0x2503
320#define SST_25WF040 0x2504
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000321#define SST_25VF512A_REMS 0x48 /* REMS or RES opcode */
322#define SST_25VF010_REMS 0x49 /* REMS or RES opcode */
323#define SST_25VF020_REMS 0x43 /* REMS or RES opcode */
324#define SST_25VF040_REMS 0x44 /* REMS or RES opcode */
325#define SST_25VF040B 0x258D
326#define SST_25VF040B_REMS 0x8D /* REMS or RES opcode */
327#define SST_25VF080_REMS 0x80 /* REMS or RES opcode */
328#define SST_25VF080B 0x258E
329#define SST_25VF080B_REMS 0x8E /* REMS or RES opcode */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000330#define SST_25VF016B 0x2541
331#define SST_25VF032B 0x254A
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000332#define SST_25VF032B_REMS 0x4A /* REMS or RES opcode */
333#define SST_26VF016 0x2601
334#define SST_26VF032 0x2602
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000335#define SST_27SF512 0xA4
336#define SST_27SF010 0xA5
337#define SST_27SF020 0xA6
338#define SST_27VF010 0xA9
339#define SST_27VF020 0xAA
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000340#define SST_28SF040 0x04
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000341#define SST_29EE512 0x5D
342#define SST_29EE010 0x07
343#define SST_29LE010 0x08 /* also SST29VE010 */
344#define SST_29EE020A 0x10
345#define SST_29LE020 0x12 /* also SST29VE020 */
346#define SST_29SF020 0x24
347#define SST_29VF020 0x25
348#define SST_29SF040 0x13
349#define SST_29VF040 0x14
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000350#define SST_39SF010 0xB5
351#define SST_39SF020 0xB6
352#define SST_39SF040 0xB7
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000353#define SST_39VF512 0xD4
354#define SST_39VF010 0xD5
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000355#define SST_39VF020 0xD6
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000356#define SST_39VF040 0xD7
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000357#define SST_49LF040B 0x50
358#define SST_49LF040 0x51
Sven Schnellec208dfb2009-01-07 12:35:09 +0000359#define SST_49LF020 0x61
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000360#define SST_49LF020A 0x52
361#define SST_49LF080A 0x5B
362#define SST_49LF002A 0x57
363#define SST_49LF003A 0x1B
364#define SST_49LF004A 0x60
365#define SST_49LF008A 0x5A
366#define SST_49LF004C 0x54
367#define SST_49LF008C 0x59
368#define SST_49LF016C 0x5C
369#define SST_49LF160C 0x4C
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000370
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000371/*
372 * ST25P chips are SPI, first byte of device ID is memory type, second
373 * byte of device ID is related to log(bitsize) at least for some chips.
374 */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000375#define ST_ID 0x20 /* ST / SGS/Thomson */
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000376#define ST_M25P05A 0x2010
377#define ST_M25P10A 0x2011
378#define ST_M25P20 0x2012
379#define ST_M25P40 0x2013
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000380#define ST_M25P40_RES 0x12
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000381#define ST_M25P80 0x2014
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000382#define ST_M25P16 0x2015
383#define ST_M25P32 0x2016
384#define ST_M25P64 0x2017
385#define ST_M25P128 0x2018
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000386#define ST_M50FLW040A 0x08
387#define ST_M50FLW040B 0x28
388#define ST_M50FLW080A 0x80
389#define ST_M50FLW080B 0x81
Carl-Daniel Hailfinger96e1b552008-11-02 14:25:11 +0000390#define ST_M50FW002 0x29
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000391#define ST_M50FW040 0x2C
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000392#define ST_M50FW080 0x2D
393#define ST_M50FW016 0x2E
394#define ST_M50LPW116 0x30
Uwe Hermannd7f48062007-04-28 02:22:59 +0000395#define ST_M29F002B 0x34
396#define ST_M29F002T 0xB0 /* M29F002T / M29F002NT */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000397#define ST_M29F400BT 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000398#define ST_M29F040B 0xE2
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000399#define ST_M29W010B 0x23
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000400#define ST_M29W040B 0xE3
Ronald G. Minnich3c910ed2002-05-28 23:29:17 +0000401
Peter Lemenkov539478d2007-10-22 20:36:16 +0000402#define SYNCMOS_ID 0x40 /* SyncMOS and Mosel Vitelic */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000403#define S29C51001T 0x01
404#define S29C51002T 0x02
405#define S29C51004T 0x03
406#define S29C31004T 0x63
Giampiero Giancipolia8c80822006-11-20 20:03:07 +0000407
Peter Lemenkov539478d2007-10-22 20:36:16 +0000408#define TI_ID 0x97 /* Texas Instruments */
409
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000410/*
411 * W25X chips are SPI, first byte of device ID is memory type, second
412 * byte of device ID is related to log(bitsize).
413 */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000414#define WINBOND_ID 0xDA /* Winbond */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000415#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flash devices */
416#define W_25X10 0x3011
417#define W_25X20 0x3012
418#define W_25X40 0x3013
419#define W_25X80 0x3014
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000420#define W_25X16 0x3015
421#define W_25X32 0x3016
422#define W_25X64 0x3017
Peter Lemenkov539478d2007-10-22 20:36:16 +0000423#define W_29C011 0xC1
424#define W_29C020C 0x45
425#define W_29C040P 0x46
426#define W_29EE011 0xC1
427#define W_39V040FA 0x34
428#define W_39V040A 0x3D
429#define W_39V040B 0x54
430#define W_39V080A 0xD0
Stefan Reinauerac378972008-03-17 22:59:40 +0000431#define W_39V080FA 0xD3
432#define W_39V080FA_DM 0x93
Peter Lemenkov539478d2007-10-22 20:36:16 +0000433#define W_49F002U 0x0B
434#define W_49V002A 0xB0
435#define W_49V002FA 0x32
436
Uwe Hermann372eeb52007-12-04 21:49:06 +0000437/* udelay.c */
Stefan Reinauer70385642007-04-06 11:58:03 +0000438void myusec_delay(int time);
439void myusec_calibrate_delay();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000440
Uwe Hermann372eeb52007-12-04 21:49:06 +0000441/* PCI handling for board/chipset_enable */
442struct pci_access *pacc;
Stefan Reinauer70385642007-04-06 11:58:03 +0000443struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000444struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
445 uint16_t card_vendor, uint16_t card_device);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000446
Uwe Hermann372eeb52007-12-04 21:49:06 +0000447/* board_enable.c */
448int board_flash_enable(const char *vendor, const char *part);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000449void print_supported_boards(void);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000450
Uwe Hermann372eeb52007-12-04 21:49:06 +0000451/* chipset_enable.c */
452int chipset_flash_enable(void);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000453void print_supported_chipsets(void);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000454
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000455extern unsigned long flashbase;
456
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000457typedef enum {
458 BUS_TYPE_LPC,
459 BUS_TYPE_ICH7_SPI,
460 BUS_TYPE_ICH9_SPI,
461 BUS_TYPE_IT87XX_SPI,
Jason Wanga3f04be2008-11-28 21:36:51 +0000462 BUS_TYPE_SB600_SPI,
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000463 BUS_TYPE_VIA_SPI
464} flashbus_t;
465
466extern flashbus_t flashbus;
467extern void *spibar;
Adam Kaufman064b1f22007-02-06 19:47:50 +0000468
Uwe Hermann372eeb52007-12-04 21:49:06 +0000469/* Physical memory mapping device */
Adam Kaufman064b1f22007-02-06 19:47:50 +0000470#if defined (__sun) && (defined(__i386) || defined(__amd64))
471# define MEM_DEV "/dev/xsvc"
472#else
473# define MEM_DEV "/dev/mem"
474#endif
475
Stefan Reinauer70385642007-04-06 11:58:03 +0000476extern int fd_mem;
477
Uwe Hermann0846f892007-08-23 13:34:59 +0000478/* debug.c */
479extern int verbose;
480#define printf_debug(x...) { if (verbose) printf(x); }
481
482/* flashrom.c */
Peter Stugeccf8c6c2009-01-23 05:23:06 +0000483void mmap_errmsg();
Uwe Hermann0846f892007-08-23 13:34:59 +0000484int map_flash_registers(struct flashchip *flash);
485
486/* layout.c */
Peter Stuge7ffbc6f2008-06-18 02:08:40 +0000487int show_id(uint8_t *bios, int size, int force);
Uwe Hermann0846f892007-08-23 13:34:59 +0000488int read_romlayout(char *name);
489int find_romentry(char *name);
490int handle_romentries(uint8_t *buffer, uint8_t *content);
491
492/* lbtable.c */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000493int coreboot_init(void);
Uwe Hermann0846f892007-08-23 13:34:59 +0000494extern char *lb_part, *lb_vendor;
495
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000496/* spi.c */
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000497int probe_spi_rdid(struct flashchip *flash);
Rudolf Marek48a85e42008-06-30 21:45:17 +0000498int probe_spi_rdid4(struct flashchip *flash);
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000499int probe_spi_rems(struct flashchip *flash);
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000500int probe_spi_res(struct flashchip *flash);
Uwe Hermann394131e2008-10-18 21:14:13 +0000501int spi_command(unsigned int writecnt, unsigned int readcnt,
502 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000503int spi_write_enable();
504int spi_write_disable();
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000505int spi_chip_erase_60(struct flashchip *flash);
Peter Stugefa8c5502008-05-10 23:07:52 +0000506int spi_chip_erase_c7(struct flashchip *flash);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000507int spi_chip_erase_60_c7(struct flashchip *flash);
Stefan Reinauer424ed222008-10-29 22:13:20 +0000508int spi_chip_erase_d8(struct flashchip *flash);
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000509int spi_block_erase_52(const struct flashchip *flash, unsigned long addr);
510int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr);
Peter Stugefa8c5502008-05-10 23:07:52 +0000511int spi_chip_write(struct flashchip *flash, uint8_t *buf);
512int spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000513uint8_t spi_read_status_register();
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000514int spi_disable_blockprotect(void);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000515void spi_byte_program(int address, uint8_t byte);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000516int spi_nbyte_read(int address, uint8_t *bytes, int len);
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000517
Uwe Hermann0846f892007-08-23 13:34:59 +0000518/* 82802ab.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000519int probe_82802ab(struct flashchip *flash);
520int erase_82802ab(struct flashchip *flash);
521int write_82802ab(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000522
523/* am29f040b.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000524int probe_29f040b(struct flashchip *flash);
525int erase_29f040b(struct flashchip *flash);
526int write_29f040b(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000527
Mats Erik Andersson44e1a192008-09-26 13:19:02 +0000528/* en29f002a.c */
529int probe_en29f002a(struct flashchip *flash);
530int erase_en29f002a(struct flashchip *flash);
531int write_en29f002a(struct flashchip *flash, uint8_t *buf);
532
Dominik Geyerb46acba2008-05-16 12:55:55 +0000533/* ichspi.c */
FENG yu ningf041e9b2008-12-15 02:32:11 +0000534int ich_init_opcodes();
Uwe Hermann394131e2008-10-18 21:14:13 +0000535int ich_spi_command(unsigned int writecnt, unsigned int readcnt,
536 const unsigned char *writearr, unsigned char *readarr);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000537int ich_spi_read(struct flashchip *flash, uint8_t * buf);
538int ich_spi_write(struct flashchip *flash, uint8_t * buf);
539
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000540/* it87spi.c */
541extern uint16_t it8716f_flashport;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000542int it87xx_probe_spi_flash(const char *name);
Uwe Hermann394131e2008-10-18 21:14:13 +0000543int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt,
544 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000545int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf);
546int it8716f_spi_chip_write(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000547
Jason Wanga3f04be2008-11-28 21:36:51 +0000548/* sb600spi.c */
549int sb600_spi_command(unsigned int writecnt, unsigned int readcnt,
550 const unsigned char *writearr, unsigned char *readarr);
551int sb600_spi_read(struct flashchip *flash, uint8_t *buf);
552int sb600_spi_write(struct flashchip *flash, uint8_t *buf);
553uint8_t sb600_read_status_register(void);
554extern uint8_t volatile *sb600_spibar;
555
Uwe Hermann0846f892007-08-23 13:34:59 +0000556/* jedec.c */
Carl-Daniel Hailfingera758f512008-05-14 12:03:06 +0000557uint8_t oddparity(uint8_t val);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000558void toggle_ready_jedec(volatile uint8_t *dst);
559void data_polling_jedec(volatile uint8_t *dst, uint8_t data);
560void unprotect_jedec(volatile uint8_t *bios);
561void protect_jedec(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000562int write_byte_program_jedec(volatile uint8_t *bios, uint8_t *src,
563 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000564int probe_jedec(struct flashchip *flash);
565int erase_chip_jedec(struct flashchip *flash);
566int write_jedec(struct flashchip *flash, uint8_t *buf);
567int erase_sector_jedec(volatile uint8_t *bios, unsigned int page);
568int erase_block_jedec(volatile uint8_t *bios, unsigned int page);
569int write_sector_jedec(volatile uint8_t *bios, uint8_t *src,
570 volatile uint8_t *dst, unsigned int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000571
572/* m29f400bt.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000573int probe_m29f400bt(struct flashchip *flash);
574int erase_m29f400bt(struct flashchip *flash);
575int block_erase_m29f400bt(volatile uint8_t *bios,
Uwe Hermann0846f892007-08-23 13:34:59 +0000576 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000577int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000578int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000579void toggle_ready_m29f400bt(volatile uint8_t *dst);
580void data_polling_m29f400bt(volatile uint8_t *dst, uint8_t data);
581void protect_m29f400bt(volatile uint8_t *bios);
582void write_page_m29f400bt(volatile uint8_t *bios, uint8_t *src,
583 volatile uint8_t *dst, int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000584
585/* mx29f002.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000586int probe_29f002(struct flashchip *flash);
587int erase_29f002(struct flashchip *flash);
588int write_29f002(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000589
Nikolay Petukhov4784c472008-05-17 01:08:58 +0000590/* pm49fl00x.c */
591int probe_49fl00x(struct flashchip *flash);
592int erase_49fl00x(struct flashchip *flash);
593int write_49fl00x(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000594
595/* sharplhf00l04.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000596int probe_lhf00l04(struct flashchip *flash);
597int erase_lhf00l04(struct flashchip *flash);
598int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
599void toggle_ready_lhf00l04(volatile uint8_t *dst);
600void data_polling_lhf00l04(volatile uint8_t *dst, uint8_t data);
601void protect_lhf00l04(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000602
603/* sst28sf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000604int probe_28sf040(struct flashchip *flash);
605int erase_28sf040(struct flashchip *flash);
606int write_28sf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000607
608/* sst39sf020.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000609int probe_39sf020(struct flashchip *flash);
610int write_39sf020(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000611
612/* sst49lf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000613int erase_49lf040(struct flashchip *flash);
614int write_49lf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000615
616/* sst49lfxxxc.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000617int probe_49lfxxxc(struct flashchip *flash);
618int erase_49lfxxxc(struct flashchip *flash);
619int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000620
621/* sst_fwhub.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000622int probe_sst_fwhub(struct flashchip *flash);
623int erase_sst_fwhub(struct flashchip *flash);
624int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000625
Peter Stugecce26822008-07-21 17:48:40 +0000626/* w39v040c.c */
627int probe_w39v040c(struct flashchip *flash);
628int erase_w39v040c(struct flashchip *flash);
629int write_w39v040c(struct flashchip *flash, uint8_t *buf);
630
Stefan Reinauerac378972008-03-17 22:59:40 +0000631/* w39V080fa.c */
632int probe_winbond_fwhub(struct flashchip *flash);
633int erase_winbond_fwhub(struct flashchip *flash);
634int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
635
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000636/* w29ee011.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000637int probe_w29ee011(struct flashchip *flash);
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000638
Uwe Hermann0846f892007-08-23 13:34:59 +0000639/* w49f002u.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000640int write_49f002(struct flashchip *flash, uint8_t *buf);
Stefan Reinauerff4f1972007-05-24 08:48:10 +0000641
Claus Gindharta7b35512008-04-28 17:51:09 +0000642/* stm50flw0x0x.c */
643int probe_stm50flw0x0x(struct flashchip *flash);
644int erase_stm50flw0x0x(struct flashchip *flash);
645int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000646
Ollie Lho761bf1b2004-03-20 16:46:10 +0000647#endif /* !__FLASH_H__ */