blob: 7509bee84f3db7c5f08c0f9a1e04b0b15f279596 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegen97866082008-02-09 02:03:06 +00006 * Copyright (C) 2007-2008 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
27#include <stdio.h>
28#include <pci/pci.h>
29#include <stdint.h>
30#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000031#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000032#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000033
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000035 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000036 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000037/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000038void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000039{
Andriy Gapon65c1b862008-05-22 13:22:45 +000040 OUTB(0x87, port);
41 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000043
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000045void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046{
Andriy Gapon65c1b862008-05-22 13:22:45 +000047 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000048}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000049
Uwe Hermannffec5f32007-08-23 16:08:21 +000050/* General functions for reading/writing Winbond Super I/Os. */
Peter Stuge9d9399c2009-01-26 02:34:51 +000051unsigned char wbsio_read(uint16_t index, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052{
Andriy Gapon65c1b862008-05-22 13:22:45 +000053 OUTB(reg, index);
54 return INB(index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000056
Peter Stuge9d9399c2009-01-26 02:34:51 +000057void wbsio_write(uint16_t index, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058{
Andriy Gapon65c1b862008-05-22 13:22:45 +000059 OUTB(reg, index);
60 OUTB(data, index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000062
Peter Stuge9d9399c2009-01-26 02:34:51 +000063void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000064{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000065 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000066
Andriy Gapon65c1b862008-05-22 13:22:45 +000067 OUTB(reg, index);
68 tmp = INB(index + 1) & ~mask;
69 OUTB(tmp | (data & mask), index + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000070}
71
Uwe Hermannffec5f32007-08-23 16:08:21 +000072/**
73 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000074 *
75 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +000076 * - Agami Aruma
77 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000078 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000079static int w83627hf_gpio24_raise(uint16_t index, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000080{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000081 w836xx_ext_enter(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000082
Uwe Hermann372eeb52007-12-04 21:49:06 +000083 /* Is this the W83627HF? */
84 if (wbsio_read(index, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000085 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Ronald G. Minnichfa496922007-10-12 21:22:40 +000086 name, wbsio_read(index, 0x20));
87 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000088 return -1;
89 }
90
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000091 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000092 wbsio_mask(index, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000093
Uwe Hermann372eeb52007-12-04 21:49:06 +000094 /* Select logical device 8: GPIO port 2 */
95 wbsio_write(index, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000096
Ronald G. Minnichfa496922007-10-12 21:22:40 +000097 wbsio_mask(index, 0x30, 0x01, 0x01); /* Activate logical device. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000098 wbsio_mask(index, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000099 wbsio_mask(index, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000100 wbsio_mask(index, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000101
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000102 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000103
104 return 0;
105}
106
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000107static int w83627hf_gpio24_raise_2e(const char *name)
108{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000109 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000110}
111
112/**
113 * Winbond W83627THF: GPIO 4, bit 4
114 *
115 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000116 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000117 * - MSI K8N-NEO3
118 */
119static int w83627thf_gpio4_4_raise(uint16_t index, const char *name)
120{
121 w836xx_ext_enter(index);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000122
123 /* Is this the W83627THF? */
124 if (wbsio_read(index, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000125 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
126 name, wbsio_read(index, 0x20));
127 w836xx_ext_leave(index);
128 return -1;
129 }
130
131 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
132
Uwe Hermann372eeb52007-12-04 21:49:06 +0000133 wbsio_write(index, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
134 wbsio_mask(index, 0x30, 0x02, 0x02); /* Activate logical device. */
135 wbsio_mask(index, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
136 wbsio_mask(index, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
137 wbsio_mask(index, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000138
139 w836xx_ext_leave(index);
140
141 return 0;
142}
143
Peter Stugecce26822008-07-21 17:48:40 +0000144static int w83627thf_gpio4_4_raise_2e(const char *name)
145{
146 return w83627thf_gpio4_4_raise(0x2e, name);
147}
148
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000149static int w83627thf_gpio4_4_raise_4e(const char *name)
150{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000151 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000152}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000153
Uwe Hermannffec5f32007-08-23 16:08:21 +0000154/**
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000155 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
156 *
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000157 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000158 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000159static int board_via_epia_m(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000160{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000161 struct pci_dev *dev;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000162 uint16_t base;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000163 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000164
Uwe Hermanna7e05482007-05-09 10:17:44 +0000165 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
166 if (!dev) {
Uwe Hermanna502dce2007-10-17 23:55:15 +0000167 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000168 return -1;
169 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000170
Uwe Hermanna7e05482007-05-09 10:17:44 +0000171 /* GPIO12-15 -> output */
172 val = pci_read_byte(dev, 0xE4);
173 val |= 0x10;
174 pci_write_byte(dev, 0xE4, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000175
Uwe Hermanna7e05482007-05-09 10:17:44 +0000176 /* Get Power Management IO address. */
177 base = pci_read_word(dev, 0x88) & 0xFF80;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000178
Uwe Hermann372eeb52007-12-04 21:49:06 +0000179 /* Enable GPIO15 which is connected to write protect. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000180 val = INB(base + 0x4D);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000181 val |= 0x80;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000182 OUTB(val, base + 0x4D);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000183
Uwe Hermanna7e05482007-05-09 10:17:44 +0000184 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000185}
186
Uwe Hermannffec5f32007-08-23 16:08:21 +0000187/**
Luc Verhaegen32707542007-07-04 17:51:49 +0000188 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000189 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
190 * - Tyan Tomcat K7M: AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000191 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000192static int board_asus_a7v8x_mx(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000193{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000194 struct pci_dev *dev;
195 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000196
Uwe Hermanna7e05482007-05-09 10:17:44 +0000197 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
Luc Verhaegen32707542007-07-04 17:51:49 +0000198 if (!dev)
199 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000200 if (!dev) {
Luc Verhaegen32707542007-07-04 17:51:49 +0000201 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000202 return -1;
203 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Uwe Hermann372eeb52007-12-04 21:49:06 +0000205 /* This bit is marked reserved actually. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000206 val = pci_read_byte(dev, 0x59);
207 val &= 0x7F;
208 pci_write_byte(dev, 0x59, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000209
Uwe Hermann372eeb52007-12-04 21:49:06 +0000210 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000211 w836xx_ext_enter(0x2E);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000212
Uwe Hermann372eeb52007-12-04 21:49:06 +0000213 if (!(wbsio_read(0x2E, 0x24) & 0x02)) /* Flash ROM enabled? */
214 wbsio_mask(0x2E, 0x24, 0x08, 0x08); /* Enable MEMW#. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000215
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000216 w836xx_ext_leave(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000217
Uwe Hermanna7e05482007-05-09 10:17:44 +0000218 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000219}
220
Uwe Hermannffec5f32007-08-23 16:08:21 +0000221/**
Luc Verhaegen97866082008-02-09 02:03:06 +0000222 * Suited for VIAs EPIA SP.
223 */
224static int board_via_epia_sp(const char *name)
225{
226 struct pci_dev *dev;
227 uint8_t val;
228
229 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
230 if (!dev) {
231 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
232 return -1;
233 }
234
235 /* All memory cycles, not just ROM ones, go to LPC */
236 val = pci_read_byte(dev, 0x59);
237 val &= ~0x80;
238 pci_write_byte(dev, 0x59, val);
239
240 return 0;
241}
242
243/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000244 * Suited for ASUS P5A.
245 *
246 * This is rather nasty code, but there's no way to do this cleanly.
247 * We're basically talking to some unknown device on SMBus, my guess
248 * is that it is the Winbond W83781D that lives near the DIP BIOS.
249 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000250static int board_asus_p5a(const char *name)
251{
252 uint8_t tmp;
253 int i;
254
255#define ASUSP5A_LOOP 5000
256
Andriy Gapon65c1b862008-05-22 13:22:45 +0000257 OUTB(0x00, 0xE807);
258 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000259
Andriy Gapon65c1b862008-05-22 13:22:45 +0000260 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000261
262 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000263 OUTB(0xE1, 0xFF);
264 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000265 break;
266 }
267
268 if (i == ASUSP5A_LOOP) {
269 printf("%s: Unable to contact device.\n", name);
270 return -1;
271 }
272
Andriy Gapon65c1b862008-05-22 13:22:45 +0000273 OUTB(0x20, 0xE801);
274 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000275
Andriy Gapon65c1b862008-05-22 13:22:45 +0000276 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000277
278 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000279 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000280 if (tmp & 0x70)
281 break;
282 }
283
284 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
285 printf("%s: failed to read device.\n", name);
286 return -1;
287 }
288
Andriy Gapon65c1b862008-05-22 13:22:45 +0000289 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000290 tmp &= ~0x02;
291
Andriy Gapon65c1b862008-05-22 13:22:45 +0000292 OUTB(0x00, 0xE807);
293 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000294
Andriy Gapon65c1b862008-05-22 13:22:45 +0000295 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000296
Andriy Gapon65c1b862008-05-22 13:22:45 +0000297 OUTB(0xFF, 0xE800);
298 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000299
Andriy Gapon65c1b862008-05-22 13:22:45 +0000300 OUTB(0x20, 0xE801);
301 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000302
Andriy Gapon65c1b862008-05-22 13:22:45 +0000303 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000304
305 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000306 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000307 if (tmp & 0x70)
308 break;
309 }
310
311 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
312 printf("%s: failed to write to device.\n", name);
313 return -1;
314 }
315
316 return 0;
317}
318
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000319static int board_ibm_x3455(const char *name)
320{
321 uint8_t byte;
322
Uwe Hermanne823ee02007-06-05 15:02:18 +0000323 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000324 OUTB(0x45, 0xcd6);
325 byte = INB(0xcd7);
326 OUTB(byte | 0x20, 0xcd7);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000327
328 return 0;
329}
330
Mondrian Nuessled5df3302009-03-30 13:20:01 +0000331static int board_hp_dl145_g3_enable(const char *name)
332{
333 uint8_t byte;
334
335 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
336 OUTB(0x44, 0xcd6); /* GPIO 0 reg from PM regs */
337 byte = INB(0xcd7);
338 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
339 OUTB(byte | 0x24, 0xcd7);
340
341 return 0;
342}
343
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000344/**
345 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
346 */
347static int board_epox_ep_bx3(const char *name)
348{
349 uint8_t tmp;
350
351 /* Raise GPIO22. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000352 tmp = INB(0x4036);
353 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000354
355 tmp |= 0x40;
356
Andriy Gapon65c1b862008-05-22 13:22:45 +0000357 OUTB(tmp, 0x4036);
358 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000359
360 return 0;
361}
362
Uwe Hermannffec5f32007-08-23 16:08:21 +0000363/**
Uwe Hermann372eeb52007-12-04 21:49:06 +0000364 * Suited for Acorp 6A815EPD.
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000365 */
366static int board_acorp_6a815epd(const char *name)
367{
368 struct pci_dev *dev;
369 uint16_t port;
370 uint8_t val;
371
Uwe Hermann394131e2008-10-18 21:14:13 +0000372 dev = pci_dev_find(0x8086, 0x2440); /* Intel ICH2 LPC */
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000373 if (!dev) {
374 fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
375 return -1;
376 }
377
378 /* Use GPIOBASE register to find where the GPIO is mapped. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000379 port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000380
Andriy Gapon65c1b862008-05-22 13:22:45 +0000381 val = INB(port);
Uwe Hermann394131e2008-10-18 21:14:13 +0000382 val |= 0x80; /* Top Block Lock -- pin 8 of PLCC32 */
383 val |= 0x40; /* Lower Blocks Lock -- pin 7 of PLCC32 */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000384 OUTB(val, port);
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000385
386 return 0;
387}
388
389/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000390 * Suited for Artec Group DBE61 and DBE62.
391 */
392static int board_artecgroup_dbe6x(const char *name)
393{
394#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
395#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
396#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
397#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
398#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
399#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
400#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
401#define DBE6x_BOOT_LOC_FLASH (2)
402#define DBE6x_BOOT_LOC_FWHUB (3)
403
404 unsigned long msr[2];
405 int msr_fd;
406 unsigned long boot_loc;
407
408 msr_fd = open("/dev/cpu/0/msr", O_RDWR);
409 if (msr_fd == -1) {
410 perror("open /dev/cpu/0/msr");
411 return -1;
412 }
413
414 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
415 perror("lseek");
416 close(msr_fd);
417 return -1;
418 }
419
Uwe Hermann394131e2008-10-18 21:14:13 +0000420 if (read(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000421 perror("read");
422 close(msr_fd);
423 return -1;
424 }
425
426 if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
427 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
428 boot_loc = DBE6x_BOOT_LOC_FWHUB;
429 else
430 boot_loc = DBE6x_BOOT_LOC_FLASH;
431
432 msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
433 msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000434 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000435
436 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
437 perror("lseek");
438 close(msr_fd);
439 return -1;
440 }
441
Uwe Hermann394131e2008-10-18 21:14:13 +0000442 if (write(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000443 perror("write");
444 close(msr_fd);
445 return -1;
446 }
447
448 close(msr_fd);
449 return 0;
450}
451
Uwe Hermann93f66db2008-05-22 21:19:38 +0000452/**
453 * Set the specified GPIO on the specified ICHx southbridge to high.
454 *
455 * @param name The name of this board.
456 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
457 * @param ich_device PCI device ID of the specified ICHx southbridge.
458 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
459 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
460 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
461 * @param gpio_bit The bit (GPIO) which shall be set to high.
462 * @return If the write-enable was successful return 0, otherwise return -1.
463 */
464static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
465 uint16_t ich_device, uint8_t gpiobase_reg,
466 uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
467 unsigned int gpio_bit)
468{
469 struct pci_dev *dev;
470 uint16_t gpiobar;
471 uint32_t reg32;
472
Uwe Hermann394131e2008-10-18 21:14:13 +0000473 dev = pci_dev_find(ich_vendor, ich_device); /* Intel ICHx LPC */
Uwe Hermann93f66db2008-05-22 21:19:38 +0000474 if (!dev) {
475 fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
476 ich_vendor, ich_device);
477 return -1;
478 }
479
480 /* Use GPIOBASE register to find the I/O space for GPIO. */
481 gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;
482
483 /* Set specified GPIO to high. */
484 reg32 = INL(gpiobar + gp_lvl);
485 reg32 |= (1 << gpio_bit);
486 OUTL(reg32, gpiobar + gp_lvl);
487
488 return 0;
489}
490
491/**
492 * Suited for ASUS P4B266.
493 */
494static int ich2_gpio22_raise(const char *name)
495{
496 return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
497}
498
Peter Stuge09c13332009-02-02 22:55:26 +0000499/**
500 * Suited for MSI MS-7046.
501 */
502static int ich6_gpio19_raise(const char *name)
503{
504 return ich_gpio_raise(name, 0x8086, 0x2640, 0x48, 0x0c, 0xffc0, 19);
505}
506
Stefan Reinauerac378972008-03-17 22:59:40 +0000507static int board_kontron_986lcd_m(const char *name)
508{
509 struct pci_dev *dev;
510 uint16_t gpiobar;
511 uint32_t val;
512
513#define ICH7_GPIO_LVL2 0x38
514
Uwe Hermann394131e2008-10-18 21:14:13 +0000515 dev = pci_dev_find(0x8086, 0x27b8); /* Intel ICH7 LPC */
Stefan Reinauerac378972008-03-17 22:59:40 +0000516 if (!dev) {
517 // This will never happen on this board
518 fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
519 return -1;
520 }
521
522 /* Use GPIOBASE register to find where the GPIO is mapped. */
523 gpiobar = pci_read_word(dev, 0x48) & 0xfffc;
524
Andriy Gapon65c1b862008-05-22 13:22:45 +0000525 val = INL(gpiobar + ICH7_GPIO_LVL2); /* GP_LVL2 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000526 printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);
527
528 /* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
529 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
530 * bit 3 (0x08) = 0 #WP --> block locking = 1
531 * bit 3 (0x08) = 1 #WP --> block locking = 0
532 *
533 * To enable full block locking, you would do:
534 * val &= ~ ((1 << 2) | (1 << 3));
535 */
536 val |= (1 << 2) | (1 << 3);
537
Andriy Gapon65c1b862008-05-22 13:22:45 +0000538 OUTL(val, gpiobar + ICH7_GPIO_LVL2);
Stefan Reinauerac378972008-03-17 22:59:40 +0000539
540 return 0;
541}
542
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000543/**
Peter Stuge4aa71562008-06-11 02:22:42 +0000544 * Suited for:
545 * - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
Peter Stuge663f1712008-06-13 01:39:45 +0000546 * - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
Peter Stuge4aa71562008-06-11 02:22:42 +0000547 */
548static int board_biostar_p4m80_m4(const char *name)
549{
550 /* enter IT87xx conf mode */
551 OUTB(0x87, 0x2e);
552 OUTB(0x01, 0x2e);
553 OUTB(0x55, 0x2e);
554 OUTB(0x55, 0x2e);
555
556 /* select right flash chip */
557 wbsio_mask(0x2e, 0x22, 0x80, 0x80);
558
559 /* bit 3: flash chip write enable
560 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
561 */
562 wbsio_mask(0x2e, 0x24, 0x04, 0x04);
563
564 /* exit IT87xx conf mode */
565 wbsio_write(0x2, 0x2e, 0x2);
566
567 return 0;
568}
569
570/**
Sean Nelsonb20953c2008-08-19 21:51:39 +0000571 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
572 *
573 * Suited for:
574 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
575 * - MSI KT3 Ultra2: AMD K7 + VIA KT333 + VT8235
576 */
577static int board_msi_kt4v(const char *name)
578{
579 struct pci_dev *dev;
580 uint8_t val;
581 uint32_t val2;
582 uint16_t port;
583
584 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
585 if (!dev) {
586 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
587 return -1;
588 }
589
590 val = pci_read_byte(dev, 0x59);
591 val &= 0x0c;
592 pci_write_byte(dev, 0x59, val);
593
594 /* We need the I/O Base Address for this board's flash enable. */
595 port = pci_read_word(dev, 0x88) & 0xff80;
596
597 /* Starting at 'I/O Base + 0x4c' is the GPO Port Output Value.
598 * We must assert GPO12 for our enable, which is in 0x4d.
599 */
600 val2 = INB(port + 0x4d);
601 val2 |= 0x10;
602 OUTB(val2, port + 0x4d);
603
604 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
605 w836xx_ext_enter(0x2e);
606 if (!(wbsio_read(0x2e, 0x24) & 0x02)) { /* Flash ROM enabled? */
607 /* Enable MEMW# and set ROM size select to max. (4M). */
608 wbsio_mask(0x2e, 0x24, 0x28, 0x28);
609 }
610 w836xx_ext_leave(0x2e);
611
612 return 0;
613}
614
615/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000616 * We use 2 sets of IDs here, you're free to choose which is which. This
617 * is to provide a very high degree of certainty when matching a board on
618 * the basis of subsystem/card IDs. As not every vendor handles
619 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000620 *
Uwe Hermannffec5f32007-08-23 16:08:21 +0000621 * Keep the second set NULLed if it should be ignored.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000622 *
623 * Keep the subsystem IDs NULLed if they don't identify the board fully.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000624 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000625struct board_pciid_enable {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000626 /* Any device, but make it sensible, like the ISA bridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000627 uint16_t first_vendor;
628 uint16_t first_device;
629 uint16_t first_card_vendor;
630 uint16_t first_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000631
Uwe Hermanna7e05482007-05-09 10:17:44 +0000632 /* Any device, but make it sensible, like
Uwe Hermann372eeb52007-12-04 21:49:06 +0000633 * the host bridge. May be NULL.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000634 */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000635 uint16_t second_vendor;
636 uint16_t second_device;
637 uint16_t second_card_vendor;
638 uint16_t second_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000639
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000640 /* The vendor / part name from the coreboot table. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000641 const char *lb_vendor;
642 const char *lb_part;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000643
Uwe Hermann372eeb52007-12-04 21:49:06 +0000644 const char *name;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000645 int (*enable) (const char *name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000646};
647
648struct board_pciid_enable board_pciid_enables[] = {
Stephan Guilloux9982aef2009-01-15 00:48:24 +0000649 {
650 .first_vendor = 0x1106,
651 .first_device = 0x0571,
652 .first_card_vendor = 0x1462,
653 .first_card_device = 0x7120,
654 .second_vendor = 0x0000,
655 .second_device = 0x0000,
656 .second_card_vendor = 0x0000,
657 .second_card_device = 0x0000,
658 .lb_vendor = "msi",
659 .lb_part = "kt4v",
660 .name = "MSI KT4V",
661 .enable = board_msi_kt4v,
662 },
663 {
664 .first_vendor = 0x8086,
665 .first_device = 0x1a30,
666 .first_card_vendor = 0x1043,
667 .first_card_device = 0x8070,
668 .second_vendor = 0x8086,
669 .second_device = 0x244b,
670 .second_card_vendor = 0x1043,
671 .second_card_device = 0x8028,
672 .lb_vendor = NULL,
673 .lb_part = NULL,
674 .name = "ASUS P4B266",
675 .enable = ich2_gpio22_raise,
676 },
677 {
678 .first_vendor = 0x10de,
679 .first_device = 0x0360,
680 .first_card_vendor = 0x0000,
681 .first_card_device = 0x0000,
682 .second_vendor = 0x0000,
683 .second_device = 0x0000,
684 .second_card_vendor = 0x0000,
685 .second_card_device = 0x0000,
686 .lb_vendor = "gigabyte",
687 .lb_part = "m57sli",
688 .name = "GIGABYTE GA-M57SLI-S4",
689 .enable = it87xx_probe_spi_flash,
690 },
691 {
692 .first_vendor = 0x10de,
693 .first_device = 0x03e0,
694 .first_card_vendor = 0x0000,
695 .first_card_device = 0x0000,
696 .second_vendor = 0x0000,
697 .second_device = 0x0000,
698 .second_card_vendor = 0x0000,
699 .second_card_device = 0x0000,
700 .lb_vendor = "gigabyte",
701 .lb_part = "m61p",
702 .name = "GIGABYTE GA-M61P-S3",
703 .enable = it87xx_probe_spi_flash,
704 },
705 {
706 .first_vendor = 0x1002,
707 .first_device = 0x4398,
708 .first_card_vendor = 0x1458,
709 .first_card_device = 0x5004,
710 .second_vendor = 0x1002,
711 .second_device = 0x4385,
712 .second_card_vendor = 0x1458,
713 .second_card_device = 0x4385,
714 .lb_vendor = NULL,
715 .lb_part = NULL,
716 .name = "GIGABYTE GA-MA78G-DS3H",
717 .enable = it87xx_probe_spi_flash,
718 },
719 {
720 .first_vendor = 0x1039,
721 .first_device = 0x0761,
722 .first_card_vendor = 0x0000,
723 .first_card_device = 0x0000,
724 .second_vendor = 0x0000,
725 .second_device = 0x0000,
726 .second_card_vendor = 0x0000,
727 .second_card_device = 0x0000,
728 .lb_vendor = "gigabyte",
729 .lb_part = "2761gxdk",
730 .name = "GIGABYTE GA-2761GXDK",
731 .enable = it87xx_probe_spi_flash,
732 },
733 {
734 .first_vendor = 0x1022,
735 .first_device = 0x7468,
736 .first_card_vendor = 0x0000,
737 .first_card_device = 0x0000,
738 .second_vendor = 0x0000,
739 .second_device = 0x0000,
740 .second_card_vendor = 0x0000,
741 .second_card_device = 0x0000,
742 .lb_vendor = "iwill",
743 .lb_part = "dk8_htx",
744 .name = "IWILL DK8-HTX",
745 .enable = w83627hf_gpio24_raise_2e,
746 },
747 {
748 .first_vendor = 0x10de,
749 .first_device = 0x005e,
750 .first_card_vendor = 0x0000,
751 .first_card_device = 0x0000,
752 .second_vendor = 0x0000,
753 .second_device = 0x0000,
754 .second_card_vendor = 0x0000,
755 .second_card_device = 0x0000,
756 .lb_vendor = "msi",
757 .lb_part = "k8n-neo3",
758 .name = "MSI K8N Neo3",
759 .enable = w83627thf_gpio4_4_raise_4e,
760 },
761 {
762 .first_vendor = 0x1022,
763 .first_device = 0x746B,
764 .first_card_vendor = 0x1022,
765 .first_card_device = 0x36C0,
766 .second_vendor = 0x0000,
767 .second_device = 0x0000,
768 .second_card_vendor = 0x0000,
769 .second_card_device = 0x0000,
770 .lb_vendor = "AGAMI",
771 .lb_part = "ARUMA",
772 .name = "agami Aruma",
773 .enable = w83627hf_gpio24_raise_2e,
774 },
775 {
776 .first_vendor = 0x1106,
777 .first_device = 0x3177,
778 .first_card_vendor = 0x1106,
779 .first_card_device = 0xAA01,
780 .second_vendor = 0x1106,
781 .second_device = 0x3123,
782 .second_card_vendor = 0x1106,
783 .second_card_device = 0xAA01,
784 .lb_vendor = NULL,
785 .lb_part = NULL,
786 .name = "VIA EPIA M/MII/...",
787 .enable = board_via_epia_m,
788 },
789 {
790 .first_vendor = 0x1106,
791 .first_device = 0x3177,
792 .first_card_vendor = 0x1043,
793 .first_card_device = 0x80A1,
794 .second_vendor = 0x1106,
795 .second_device = 0x3205,
796 .second_card_vendor = 0x1043,
797 .second_card_device = 0x8118,
798 .lb_vendor = NULL,
799 .lb_part = NULL,
800 .name = "ASUS A7V8-MX SE",
801 .enable = board_asus_a7v8x_mx,
802 },
803 {
804 .first_vendor = 0x1106,
805 .first_device = 0x3227,
806 .first_card_vendor = 0x1106,
807 .first_card_device = 0xAA01,
808 .second_vendor = 0x1106,
809 .second_device = 0x0259,
810 .second_card_vendor = 0x1106,
811 .second_card_device = 0xAA01,
812 .lb_vendor = NULL,
813 .lb_part = NULL,
814 .name = "VIA EPIA SP",
815 .enable = board_via_epia_sp,
816 },
817 {
818 .first_vendor = 0x1106,
819 .first_device = 0x0314,
820 .first_card_vendor = 0x1106,
821 .first_card_device = 0xaa08,
822 .second_vendor = 0x1106,
823 .second_device = 0x3227,
824 .second_card_vendor = 0x1106,
825 .second_card_device = 0xAA08,
826 .lb_vendor = NULL,
827 .lb_part = NULL,
828 .name = "VIA EPIA-CN",
829 .enable = board_via_epia_sp,
830 },
831 {
832 .first_vendor = 0x8086,
833 .first_device = 0x1076,
834 .first_card_vendor = 0x8086,
835 .first_card_device = 0x1176,
836 .second_vendor = 0x1106,
837 .second_device = 0x3059,
838 .second_card_vendor = 0x10f1,
839 .second_card_device = 0x2498,
840 .lb_vendor = NULL,
841 .lb_part = NULL,
842 .name = "Tyan Tomcat K7M",
843 .enable = board_asus_a7v8x_mx,
844 },
845 {
846 .first_vendor = 0x10B9,
847 .first_device = 0x1541,
848 .first_card_vendor = 0x0000,
849 .first_card_device = 0x0000,
850 .second_vendor = 0x10B9,
851 .second_device = 0x1533,
852 .second_card_vendor = 0x0000,
853 .second_card_device = 0x0000,
854 .lb_vendor = "asus",
855 .lb_part = "p5a",
856 .name = "ASUS P5A",
857 .enable = board_asus_p5a,
858 },
859 {
860 .first_vendor = 0x1166,
861 .first_device = 0x0205,
862 .first_card_vendor = 0x1014,
863 .first_card_device = 0x0347,
864 .second_vendor = 0x0000,
865 .second_device = 0x0000,
866 .second_card_vendor = 0x0000,
867 .second_card_device = 0x0000,
868 .lb_vendor = "ibm",
869 .lb_part = "x3455",
870 .name = "IBM x3455",
871 .enable = board_ibm_x3455,
872 },
873 {
874 .first_vendor = 0x8086,
875 .first_device = 0x7110,
876 .first_card_vendor = 0x0000,
877 .first_card_device = 0x0000,
878 .second_vendor = 0x8086,
879 .second_device = 0x7190,
880 .second_card_vendor = 0x0000,
881 .second_card_device = 0x0000,
882 .lb_vendor = "epox",
883 .lb_part = "ep-bx3",
884 .name = "EPoX EP-BX3",
885 .enable = board_epox_ep_bx3,
886 },
887 {
888 .first_vendor = 0x8086,
889 .first_device = 0x1130,
890 .first_card_vendor = 0x0000,
891 .first_card_device = 0x0000,
892 .second_vendor = 0x105a,
893 .second_device = 0x0d30,
894 .second_card_vendor = 0x105a,
895 .second_card_device = 0x4d33,
896 .lb_vendor = "acorp",
897 .lb_part = "6a815epd",
898 .name = "Acorp 6A815EPD",
899 .enable = board_acorp_6a815epd,
900 },
901 {
902 .first_vendor = 0x1022,
903 .first_device = 0x2090,
904 .first_card_vendor = 0x0000,
905 .first_card_device = 0x0000,
906 .second_vendor = 0x1022,
907 .second_device = 0x2080,
908 .second_card_vendor = 0x0000,
909 .second_card_device = 0x0000,
910 .lb_vendor = "artecgroup",
911 .lb_part = "dbe61",
912 .name = "Artec Group DBE61",
913 .enable = board_artecgroup_dbe6x,
914 },
915 {
916 .first_vendor = 0x1022,
917 .first_device = 0x2090,
918 .first_card_vendor = 0x0000,
919 .first_card_device = 0x0000,
920 .second_vendor = 0x1022,
921 .second_device = 0x2080,
922 .second_card_vendor = 0x0000,
923 .second_card_device = 0x0000,
924 .lb_vendor = "artecgroup",
925 .lb_part = "dbe62",
926 .name = "Artec Group DBE62",
927 .enable = board_artecgroup_dbe6x,
928 },
Uwe Hermann0ab42982008-12-22 16:40:45 +0000929 /* Note: There are >= 2 version of the Kontron 986LCD-M/mITX! */
Stephan Guilloux9982aef2009-01-15 00:48:24 +0000930 {
931 .first_vendor = 0x8086,
932 .first_device = 0x27b8,
933 .first_card_vendor = 0x0000,
934 .first_card_device = 0x0000,
935 .second_vendor = 0x0000,
936 .second_device = 0x0000,
937 .second_card_vendor = 0x0000,
938 .second_card_device = 0x0000,
939 .lb_vendor = "kontron",
940 .lb_part = "986lcd-m",
941 .name = "Kontron 986LCD-M",
942 .enable = board_kontron_986lcd_m,
943 },
944 {
945 .first_vendor = 0x10ec,
946 .first_device = 0x8168,
947 .first_card_vendor = 0x10ec,
948 .first_card_device = 0x8168,
949 .second_vendor = 0x104c,
950 .second_device = 0x8023,
951 .second_card_vendor = 0x104c,
952 .second_card_device = 0x8019,
953 .lb_vendor = "kontron",
954 .lb_part = "986lcd-m",
955 .name = "Kontron 986LCD-M",
956 .enable = board_kontron_986lcd_m,
957 },
958 {
959 .first_vendor = 0x1106,
960 .first_device = 0x3149,
961 .first_card_vendor = 0x1565,
962 .first_card_device = 0x3206,
963 .second_vendor = 0x1106,
964 .second_device = 0x3344,
965 .second_card_vendor = 0x1565,
966 .second_card_device = 0x1202,
967 .lb_vendor = NULL,
968 .lb_part = NULL,
969 .name = "BioStar P4M80-M4",
970 .enable = board_biostar_p4m80_m4,
971 },
972 {
973 .first_vendor = 0x1106,
974 .first_device = 0x3227,
975 .first_card_vendor = 0x1458,
976 .first_card_device = 0x5001,
977 .second_vendor = 0x10ec,
978 .second_device = 0x8139,
979 .second_card_vendor = 0x1458,
980 .second_card_device = 0xe000,
981 .lb_vendor = NULL,
982 .lb_part = NULL,
983 .name = "GIGABYTE GA-7VT600",
984 .enable = board_biostar_p4m80_m4,
985 },
986 {
987 .first_vendor = 0x1106,
988 .first_device = 0x3149,
989 .first_card_vendor = 0x1462,
990 .first_card_device = 0x7094,
991 .second_vendor = 0x10ec,
992 .second_device = 0x8167,
993 .second_card_vendor = 0x1462,
994 .second_card_device = 0x094c,
995 .lb_vendor = NULL,
996 .lb_part = NULL,
997 .name = "MSI K8T Neo2",
998 .enable = w83627thf_gpio4_4_raise_2e,
999 },
1000 {
Peter Stuge06c10d52009-01-26 03:12:44 +00001001 .first_vendor = 0x1039,
1002 .first_device = 0x5513,
1003 .first_card_vendor = 0x8086,
1004 .first_card_device = 0xd61f,
1005 .second_vendor = 0x1039,
1006 .second_device = 0x6330,
1007 .second_card_vendor = 0x8086,
1008 .second_card_device = 0xd61f,
1009 .lb_vendor = NULL,
1010 .lb_part = NULL,
1011 .name = "Intel Desktop Board D201GLY",
1012 .enable = wbsio_check_for_spi,
1013 },
1014 {
Peter Stuge09c13332009-02-02 22:55:26 +00001015 .first_vendor = 0x8086,
1016 .first_device = 0x2658,
1017 .first_card_vendor = 0x1462,
1018 .first_card_device = 0x7046,
1019 .second_vendor = 0x1106,
1020 .second_device = 0x3044,
1021 .second_card_vendor = 0x1462,
1022 .second_card_device = 0x046d,
1023 .lb_vendor = NULL,
1024 .lb_part = NULL,
1025 .name = "MSI MS-7046",
1026 .enable = ich6_gpio19_raise,
1027 },
1028 {
Mondrian Nuessled5df3302009-03-30 13:20:01 +00001029 .first_vendor = 0x1166,
1030 .first_device = 0x0223,
1031 .first_card_vendor = 0x103c,
1032 .first_card_device = 0x320d,
1033 .second_vendor = 0x102b,
1034 .second_device = 0x0522,
1035 .second_card_vendor = 0x103c,
1036 .second_card_device = 0x31fa,
1037 .lb_vendor = "hp",
1038 .lb_part = "dl145_g3",
1039 .name = "HP DL145 G3",
1040 .enable = board_hp_dl145_g3_enable,
1041 },
1042 {
Stephan Guilloux9982aef2009-01-15 00:48:24 +00001043 .first_vendor = 0,
1044 .first_device = 0,
1045 .first_card_vendor = 0,
1046 .first_card_device = 0,
1047 .second_vendor = 0,
1048 .second_device = 0,
1049 .second_card_vendor = 0,
1050 .second_card_device = 0,
1051 .lb_vendor = NULL,
1052 .lb_part = NULL,
1053 } /* Keep this */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001054};
1055
Uwe Hermanne5ac1642008-03-12 11:54:51 +00001056void print_supported_boards(void)
1057{
1058 int i;
1059
1060 printf("\nSupported mainboards (this list is not exhaustive!):\n\n");
1061
Uwe Hermann23c3d952008-03-13 18:41:07 +00001062 for (i = 0; board_pciid_enables[i].name != NULL; i++) {
1063 if (board_pciid_enables[i].lb_vendor != NULL) {
1064 printf("%s (-m %s:%s)\n", board_pciid_enables[i].name,
1065 board_pciid_enables[i].lb_vendor,
1066 board_pciid_enables[i].lb_part);
1067 } else {
1068 printf("%s (autodetected)\n",
1069 board_pciid_enables[i].name);
1070 }
1071 }
Uwe Hermanne5ac1642008-03-12 11:54:51 +00001072
1073 printf("\nSee also: http://coreboot.org/Flashrom\n");
1074}
1075
Uwe Hermannffec5f32007-08-23 16:08:21 +00001076/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001077 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001078 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001079 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001080static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1081 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001082{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001083 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001084 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001085
Uwe Hermanna7e05482007-05-09 10:17:44 +00001086 for (; board->name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001087 if (vendor && (!board->lb_vendor
1088 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001089 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001090
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001091 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001092 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001093
Uwe Hermanna7e05482007-05-09 10:17:44 +00001094 if (!pci_dev_find(board->first_vendor, board->first_device))
1095 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001096
Uwe Hermanna7e05482007-05-09 10:17:44 +00001097 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001098 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001099 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001100
1101 if (vendor)
1102 return board;
1103
1104 if (partmatch) {
1105 /* a second entry has a matching part name */
1106 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1107 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001108 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +00001109 printf("Please use the full -m vendor:part syntax.\n");
1110 return NULL;
1111 }
1112 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001113 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001114
Peter Stuge6b53fed2008-01-27 16:21:21 +00001115 if (partmatch)
1116 return partmatch;
1117
Peter Stuge00019d92008-07-02 00:59:29 +00001118 printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001119 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001120}
1121
Uwe Hermannffec5f32007-08-23 16:08:21 +00001122/**
1123 * Match boards on PCI IDs and subsystem IDs.
1124 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001125 */
1126static struct board_pciid_enable *board_match_pci_card_ids(void)
1127{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001128 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001129
Uwe Hermanna7e05482007-05-09 10:17:44 +00001130 for (; board->name; board++) {
1131 if (!board->first_card_vendor || !board->first_card_device)
1132 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001133
Uwe Hermanna7e05482007-05-09 10:17:44 +00001134 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001135 board->first_card_vendor,
1136 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001137 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001138
Uwe Hermanna7e05482007-05-09 10:17:44 +00001139 if (board->second_vendor) {
1140 if (board->second_card_vendor) {
1141 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001142 board->second_device,
1143 board->second_card_vendor,
1144 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001145 continue;
1146 } else {
1147 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001148 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001149 continue;
1150 }
1151 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001152
Uwe Hermanna7e05482007-05-09 10:17:44 +00001153 return board;
1154 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001155
Uwe Hermanna7e05482007-05-09 10:17:44 +00001156 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001157}
1158
Uwe Hermann372eeb52007-12-04 21:49:06 +00001159int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001160{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001161 struct board_pciid_enable *board = NULL;
1162 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001163
Peter Stuge6b53fed2008-01-27 16:21:21 +00001164 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001165 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001166
Uwe Hermanna7e05482007-05-09 10:17:44 +00001167 if (!board)
1168 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001169
Uwe Hermanna7e05482007-05-09 10:17:44 +00001170 if (board) {
Uwe Hermann793bdcd2008-05-22 22:47:04 +00001171 printf("Found board \"%s\", enabling flash write... ",
Uwe Hermann394131e2008-10-18 21:14:13 +00001172 board->name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001173
Uwe Hermanna7e05482007-05-09 10:17:44 +00001174 ret = board->enable(board->name);
1175 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +00001176 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001177 else
1178 printf("OK.\n");
1179 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001180
Uwe Hermanna7e05482007-05-09 10:17:44 +00001181 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001182}