blob: c236768c7d80454ac563b1c95c680daf946c188a [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegen97866082008-02-09 02:03:06 +00006 * Copyright (C) 2007-2008 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
27#include <stdio.h>
28#include <pci/pci.h>
29#include <stdint.h>
30#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000031#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000032#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000033
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000035 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000036 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000037/* Enter extended functions */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000038static void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000039{
Andriy Gapon65c1b862008-05-22 13:22:45 +000040 OUTB(0x87, port);
41 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000043
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044/* Leave extended functions */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000045static void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046{
Andriy Gapon65c1b862008-05-22 13:22:45 +000047 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000048}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000049
Uwe Hermannffec5f32007-08-23 16:08:21 +000050/* General functions for reading/writing Winbond Super I/Os. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000051static unsigned char wbsio_read(uint16_t index, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052{
Andriy Gapon65c1b862008-05-22 13:22:45 +000053 OUTB(reg, index);
54 return INB(index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000056
Ronald G. Minnichfa496922007-10-12 21:22:40 +000057static void wbsio_write(uint16_t index, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058{
Andriy Gapon65c1b862008-05-22 13:22:45 +000059 OUTB(reg, index);
60 OUTB(data, index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000062
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063static void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000064{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000065 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000066
Andriy Gapon65c1b862008-05-22 13:22:45 +000067 OUTB(reg, index);
68 tmp = INB(index + 1) & ~mask;
69 OUTB(tmp | (data & mask), index + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000070}
71
Uwe Hermannffec5f32007-08-23 16:08:21 +000072/**
73 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000074 *
75 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +000076 * - Agami Aruma
77 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000078 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000079static int w83627hf_gpio24_raise(uint16_t index, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000080{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000081 w836xx_ext_enter(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000082
Uwe Hermann372eeb52007-12-04 21:49:06 +000083 /* Is this the W83627HF? */
84 if (wbsio_read(index, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000085 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Ronald G. Minnichfa496922007-10-12 21:22:40 +000086 name, wbsio_read(index, 0x20));
87 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000088 return -1;
89 }
90
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000091 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000092 wbsio_mask(index, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000093
Uwe Hermann372eeb52007-12-04 21:49:06 +000094 /* Select logical device 8: GPIO port 2 */
95 wbsio_write(index, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000096
Ronald G. Minnichfa496922007-10-12 21:22:40 +000097 wbsio_mask(index, 0x30, 0x01, 0x01); /* Activate logical device. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000098 wbsio_mask(index, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000099 wbsio_mask(index, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000100 wbsio_mask(index, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000101
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000102 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000103
104 return 0;
105}
106
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000107static int w83627hf_gpio24_raise_2e(const char *name)
108{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000109 /* TODO: Typo? Shouldn't this be 0x2e? */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000110 return w83627hf_gpio24_raise(0x2d, name);
111}
112
113/**
114 * Winbond W83627THF: GPIO 4, bit 4
115 *
116 * Suited for:
117 * - MSI K8N-NEO3
118 */
119static int w83627thf_gpio4_4_raise(uint16_t index, const char *name)
120{
121 w836xx_ext_enter(index);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000122
123 /* Is this the W83627THF? */
124 if (wbsio_read(index, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000125 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
126 name, wbsio_read(index, 0x20));
127 w836xx_ext_leave(index);
128 return -1;
129 }
130
131 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
132
Uwe Hermann372eeb52007-12-04 21:49:06 +0000133 wbsio_write(index, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
134 wbsio_mask(index, 0x30, 0x02, 0x02); /* Activate logical device. */
135 wbsio_mask(index, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
136 wbsio_mask(index, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
137 wbsio_mask(index, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000138
139 w836xx_ext_leave(index);
140
141 return 0;
142}
143
144static int w83627thf_gpio4_4_raise_4e(const char *name)
145{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000146 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000147}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148
Uwe Hermannffec5f32007-08-23 16:08:21 +0000149/**
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000150 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
151 *
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000152 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000153 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000154static int board_via_epia_m(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000155{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000156 struct pci_dev *dev;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000157 uint16_t base;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000158 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000159
Uwe Hermanna7e05482007-05-09 10:17:44 +0000160 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
161 if (!dev) {
Uwe Hermanna502dce2007-10-17 23:55:15 +0000162 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000163 return -1;
164 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000165
Uwe Hermanna7e05482007-05-09 10:17:44 +0000166 /* GPIO12-15 -> output */
167 val = pci_read_byte(dev, 0xE4);
168 val |= 0x10;
169 pci_write_byte(dev, 0xE4, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000170
Uwe Hermanna7e05482007-05-09 10:17:44 +0000171 /* Get Power Management IO address. */
172 base = pci_read_word(dev, 0x88) & 0xFF80;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000173
Uwe Hermann372eeb52007-12-04 21:49:06 +0000174 /* Enable GPIO15 which is connected to write protect. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000175 val = INB(base + 0x4D);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000176 val |= 0x80;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000177 OUTB(val, base + 0x4D);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000178
Uwe Hermanna7e05482007-05-09 10:17:44 +0000179 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000180}
181
Uwe Hermannffec5f32007-08-23 16:08:21 +0000182/**
Luc Verhaegen32707542007-07-04 17:51:49 +0000183 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000184 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
185 * - Tyan Tomcat K7M: AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000186 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000187static int board_asus_a7v8x_mx(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000188{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000189 struct pci_dev *dev;
190 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000191
Uwe Hermanna7e05482007-05-09 10:17:44 +0000192 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
Luc Verhaegen32707542007-07-04 17:51:49 +0000193 if (!dev)
194 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000195 if (!dev) {
Luc Verhaegen32707542007-07-04 17:51:49 +0000196 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000197 return -1;
198 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000199
Uwe Hermann372eeb52007-12-04 21:49:06 +0000200 /* This bit is marked reserved actually. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000201 val = pci_read_byte(dev, 0x59);
202 val &= 0x7F;
203 pci_write_byte(dev, 0x59, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Uwe Hermann372eeb52007-12-04 21:49:06 +0000205 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000206 w836xx_ext_enter(0x2E);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000207
Uwe Hermann372eeb52007-12-04 21:49:06 +0000208 if (!(wbsio_read(0x2E, 0x24) & 0x02)) /* Flash ROM enabled? */
209 wbsio_mask(0x2E, 0x24, 0x08, 0x08); /* Enable MEMW#. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000210
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000211 w836xx_ext_leave(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000212
Uwe Hermanna7e05482007-05-09 10:17:44 +0000213 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000214}
215
Uwe Hermannffec5f32007-08-23 16:08:21 +0000216/**
Luc Verhaegen97866082008-02-09 02:03:06 +0000217 * Suited for VIAs EPIA SP.
218 */
219static int board_via_epia_sp(const char *name)
220{
221 struct pci_dev *dev;
222 uint8_t val;
223
224 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
225 if (!dev) {
226 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
227 return -1;
228 }
229
230 /* All memory cycles, not just ROM ones, go to LPC */
231 val = pci_read_byte(dev, 0x59);
232 val &= ~0x80;
233 pci_write_byte(dev, 0x59, val);
234
235 return 0;
236}
237
238/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000239 * Suited for ASUS P5A.
240 *
241 * This is rather nasty code, but there's no way to do this cleanly.
242 * We're basically talking to some unknown device on SMBus, my guess
243 * is that it is the Winbond W83781D that lives near the DIP BIOS.
244 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000245static int board_asus_p5a(const char *name)
246{
247 uint8_t tmp;
248 int i;
249
250#define ASUSP5A_LOOP 5000
251
Andriy Gapon65c1b862008-05-22 13:22:45 +0000252 OUTB(0x00, 0xE807);
253 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000254
Andriy Gapon65c1b862008-05-22 13:22:45 +0000255 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000256
257 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000258 OUTB(0xE1, 0xFF);
259 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000260 break;
261 }
262
263 if (i == ASUSP5A_LOOP) {
264 printf("%s: Unable to contact device.\n", name);
265 return -1;
266 }
267
Andriy Gapon65c1b862008-05-22 13:22:45 +0000268 OUTB(0x20, 0xE801);
269 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000270
Andriy Gapon65c1b862008-05-22 13:22:45 +0000271 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000272
273 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000274 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000275 if (tmp & 0x70)
276 break;
277 }
278
279 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
280 printf("%s: failed to read device.\n", name);
281 return -1;
282 }
283
Andriy Gapon65c1b862008-05-22 13:22:45 +0000284 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000285 tmp &= ~0x02;
286
Andriy Gapon65c1b862008-05-22 13:22:45 +0000287 OUTB(0x00, 0xE807);
288 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000289
Andriy Gapon65c1b862008-05-22 13:22:45 +0000290 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000291
Andriy Gapon65c1b862008-05-22 13:22:45 +0000292 OUTB(0xFF, 0xE800);
293 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000294
Andriy Gapon65c1b862008-05-22 13:22:45 +0000295 OUTB(0x20, 0xE801);
296 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000297
Andriy Gapon65c1b862008-05-22 13:22:45 +0000298 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000299
300 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000301 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000302 if (tmp & 0x70)
303 break;
304 }
305
306 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
307 printf("%s: failed to write to device.\n", name);
308 return -1;
309 }
310
311 return 0;
312}
313
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000314static int board_ibm_x3455(const char *name)
315{
316 uint8_t byte;
317
Uwe Hermanne823ee02007-06-05 15:02:18 +0000318 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000319 OUTB(0x45, 0xcd6);
320 byte = INB(0xcd7);
321 OUTB(byte | 0x20, 0xcd7);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000322
323 return 0;
324}
325
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000326/**
327 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
328 */
329static int board_epox_ep_bx3(const char *name)
330{
331 uint8_t tmp;
332
333 /* Raise GPIO22. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000334 tmp = INB(0x4036);
335 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000336
337 tmp |= 0x40;
338
Andriy Gapon65c1b862008-05-22 13:22:45 +0000339 OUTB(tmp, 0x4036);
340 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000341
342 return 0;
343}
344
Uwe Hermannffec5f32007-08-23 16:08:21 +0000345/**
Uwe Hermann372eeb52007-12-04 21:49:06 +0000346 * Suited for Acorp 6A815EPD.
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000347 */
348static int board_acorp_6a815epd(const char *name)
349{
350 struct pci_dev *dev;
351 uint16_t port;
352 uint8_t val;
353
354 dev = pci_dev_find(0x8086, 0x2440); /* Intel ICH2 LPC */
355 if (!dev) {
356 fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
357 return -1;
358 }
359
360 /* Use GPIOBASE register to find where the GPIO is mapped. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000361 port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000362
Andriy Gapon65c1b862008-05-22 13:22:45 +0000363 val = INB(port);
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000364 val |= 0x80; /* Top Block Lock -- pin 8 of PLCC32 */
365 val |= 0x40; /* Lower Blocks Lock -- pin 7 of PLCC32 */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000366 OUTB(val, port);
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000367
368 return 0;
369}
370
371/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000372 * Suited for Artec Group DBE61 and DBE62.
373 */
374static int board_artecgroup_dbe6x(const char *name)
375{
376#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
377#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
378#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
379#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
380#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
381#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
382#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
383#define DBE6x_BOOT_LOC_FLASH (2)
384#define DBE6x_BOOT_LOC_FWHUB (3)
385
386 unsigned long msr[2];
387 int msr_fd;
388 unsigned long boot_loc;
389
390 msr_fd = open("/dev/cpu/0/msr", O_RDWR);
391 if (msr_fd == -1) {
392 perror("open /dev/cpu/0/msr");
393 return -1;
394 }
395
396 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
397 perror("lseek");
398 close(msr_fd);
399 return -1;
400 }
401
402 if (read(msr_fd, (void*) msr, 8) != 8) {
403 perror("read");
404 close(msr_fd);
405 return -1;
406 }
407
408 if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
409 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
410 boot_loc = DBE6x_BOOT_LOC_FWHUB;
411 else
412 boot_loc = DBE6x_BOOT_LOC_FLASH;
413
414 msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
415 msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
416 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
417
418 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
419 perror("lseek");
420 close(msr_fd);
421 return -1;
422 }
423
424 if (write(msr_fd, (void*) msr, 8) != 8) {
425 perror("write");
426 close(msr_fd);
427 return -1;
428 }
429
430 close(msr_fd);
431 return 0;
432}
433
Uwe Hermann93f66db2008-05-22 21:19:38 +0000434/**
435 * Set the specified GPIO on the specified ICHx southbridge to high.
436 *
437 * @param name The name of this board.
438 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
439 * @param ich_device PCI device ID of the specified ICHx southbridge.
440 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
441 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
442 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
443 * @param gpio_bit The bit (GPIO) which shall be set to high.
444 * @return If the write-enable was successful return 0, otherwise return -1.
445 */
446static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
447 uint16_t ich_device, uint8_t gpiobase_reg,
448 uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
449 unsigned int gpio_bit)
450{
451 struct pci_dev *dev;
452 uint16_t gpiobar;
453 uint32_t reg32;
454
455 dev = pci_dev_find(ich_vendor, ich_device); /* Intel ICHx LPC */
456 if (!dev) {
457 fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
458 ich_vendor, ich_device);
459 return -1;
460 }
461
462 /* Use GPIOBASE register to find the I/O space for GPIO. */
463 gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;
464
465 /* Set specified GPIO to high. */
466 reg32 = INL(gpiobar + gp_lvl);
467 reg32 |= (1 << gpio_bit);
468 OUTL(reg32, gpiobar + gp_lvl);
469
470 return 0;
471}
472
473/**
474 * Suited for ASUS P4B266.
475 */
476static int ich2_gpio22_raise(const char *name)
477{
478 return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
479}
480
Stefan Reinauerac378972008-03-17 22:59:40 +0000481static int board_kontron_986lcd_m(const char *name)
482{
483 struct pci_dev *dev;
484 uint16_t gpiobar;
485 uint32_t val;
486
487#define ICH7_GPIO_LVL2 0x38
488
489 dev = pci_dev_find(0x8086, 0x27b8); /* Intel ICH7 LPC */
490 if (!dev) {
491 // This will never happen on this board
492 fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
493 return -1;
494 }
495
496 /* Use GPIOBASE register to find where the GPIO is mapped. */
497 gpiobar = pci_read_word(dev, 0x48) & 0xfffc;
498
Andriy Gapon65c1b862008-05-22 13:22:45 +0000499 val = INL(gpiobar + ICH7_GPIO_LVL2); /* GP_LVL2 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000500 printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);
501
502 /* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
503 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
504 * bit 3 (0x08) = 0 #WP --> block locking = 1
505 * bit 3 (0x08) = 1 #WP --> block locking = 0
506 *
507 * To enable full block locking, you would do:
508 * val &= ~ ((1 << 2) | (1 << 3));
509 */
510 val |= (1 << 2) | (1 << 3);
511
Andriy Gapon65c1b862008-05-22 13:22:45 +0000512 OUTL(val, gpiobar + ICH7_GPIO_LVL2);
Stefan Reinauerac378972008-03-17 22:59:40 +0000513
514 return 0;
515}
516
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000517/**
Peter Stuge4aa71562008-06-11 02:22:42 +0000518 * Suited for:
519 * - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
Peter Stuge663f1712008-06-13 01:39:45 +0000520 * - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
Peter Stuge4aa71562008-06-11 02:22:42 +0000521 */
522static int board_biostar_p4m80_m4(const char *name)
523{
524 /* enter IT87xx conf mode */
525 OUTB(0x87, 0x2e);
526 OUTB(0x01, 0x2e);
527 OUTB(0x55, 0x2e);
528 OUTB(0x55, 0x2e);
529
530 /* select right flash chip */
531 wbsio_mask(0x2e, 0x22, 0x80, 0x80);
532
533 /* bit 3: flash chip write enable
534 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
535 */
536 wbsio_mask(0x2e, 0x24, 0x04, 0x04);
537
538 /* exit IT87xx conf mode */
539 wbsio_write(0x2, 0x2e, 0x2);
540
541 return 0;
542}
543
544/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000545 * We use 2 sets of IDs here, you're free to choose which is which. This
546 * is to provide a very high degree of certainty when matching a board on
547 * the basis of subsystem/card IDs. As not every vendor handles
548 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000549 *
Uwe Hermannffec5f32007-08-23 16:08:21 +0000550 * Keep the second set NULLed if it should be ignored.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000551 *
552 * Keep the subsystem IDs NULLed if they don't identify the board fully.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000553 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000554struct board_pciid_enable {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000555 /* Any device, but make it sensible, like the ISA bridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000556 uint16_t first_vendor;
557 uint16_t first_device;
558 uint16_t first_card_vendor;
559 uint16_t first_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000560
Uwe Hermanna7e05482007-05-09 10:17:44 +0000561 /* Any device, but make it sensible, like
Uwe Hermann372eeb52007-12-04 21:49:06 +0000562 * the host bridge. May be NULL.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000563 */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000564 uint16_t second_vendor;
565 uint16_t second_device;
566 uint16_t second_card_vendor;
567 uint16_t second_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000568
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000569 /* The vendor / part name from the coreboot table. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000570 const char *lb_vendor;
571 const char *lb_part;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000572
Uwe Hermann372eeb52007-12-04 21:49:06 +0000573 const char *name;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000574 int (*enable) (const char *name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000575};
576
577struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann93f66db2008-05-22 21:19:38 +0000578 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028,
579 NULL, NULL, "ASUS P4B266", ich2_gpio22_raise},
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +0000580 {0x10de, 0x0360, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
Uwe Hermanna502dce2007-10-17 23:55:15 +0000581 "gigabyte", "m57sli", "GIGABYTE GA-M57SLI-S4", it87xx_probe_spi_flash},
Michael van der Kolff3385cb82007-10-16 21:18:43 +0000582 {0x10de, 0x03e0, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
Uwe Hermanna502dce2007-10-17 23:55:15 +0000583 "gigabyte", "m61p", "GIGABYTE GA-M61P-S3", it87xx_probe_spi_flash},
Ronald G. Minnich8484d5a2008-01-04 17:22:44 +0000584 {0x1039, 0x0761, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
585 "gigabyte", "2761gxdk", "GIGABYTE GA-2761GXDK", it87xx_probe_spi_flash},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000586 {0x1022, 0x7468, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000587 "iwill", "dk8_htx", "IWILL DK8-HTX", w83627hf_gpio24_raise_2e},
588 {0x10de, 0x005e, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
589 "msi", "k8n-neo3", "MSI K8N Neo3", w83627thf_gpio4_4_raise_4e},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000590 {0x1022, 0x746B, 0x1022, 0x36C0, 0x0000, 0x0000, 0x0000, 0x0000,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000591 "AGAMI", "ARUMA", "agami Aruma", w83627hf_gpio24_raise_2e},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000592 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01,
593 NULL, NULL, "VIA EPIA M/MII/...", board_via_epia_m},
594 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118,
595 NULL, NULL, "ASUS A7V8-MX SE", board_asus_a7v8x_mx},
Luc Verhaegen97866082008-02-09 02:03:06 +0000596 {0x1106, 0x3227, 0x1106, 0xAA01, 0x1106, 0x0259, 0x1106, 0xAA01,
597 NULL, NULL, "VIA EPIA SP", board_via_epia_sp},
Luc Verhaegen32707542007-07-04 17:51:49 +0000598 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498,
599 NULL, NULL, "Tyan Tomcat K7M", board_asus_a7v8x_mx},
Luc Verhaegen6b141752007-05-20 16:16:13 +0000600 {0x10B9, 0x1541, 0x0000, 0x0000, 0x10B9, 0x1533, 0x0000, 0x0000,
601 "asus", "p5a", "ASUS P5A", board_asus_p5a},
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000602 {0x1166, 0x0205, 0x1014, 0x0347, 0x0000, 0x0000, 0x0000, 0x0000,
603 "ibm", "x3455", "IBM x3455", board_ibm_x3455},
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000604 {0x8086, 0x7110, 0x0000, 0x0000, 0x8086, 0x7190, 0x0000, 0x0000,
605 "epox", "ep-bx3", "EPoX EP-BX3", board_epox_ep_bx3},
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000606 {0x8086, 0x1130, 0x0000, 0x0000, 0x105a, 0x0d30, 0x105a, 0x4d33,
607 "acorp", "6a815epd", "Acorp 6A815EPD", board_acorp_6a815epd},
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000608 {0x1022, 0x2090, 0x0000, 0x0000, 0x1022, 0x2080, 0x0000, 0x0000,
609 "artecgroup", "dbe61", "Artec Group DBE61", board_artecgroup_dbe6x},
610 {0x1022, 0x2090, 0x0000, 0x0000, 0x1022, 0x2080, 0x0000, 0x0000,
611 "artecgroup", "dbe62", "Artec Group DBE62", board_artecgroup_dbe6x},
Stefan Reinauerac378972008-03-17 22:59:40 +0000612 {0x8086, 0x27b8, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
613 "kontron", "986lcd-m", "Kontron 986LCD-M", board_kontron_986lcd_m},
Peter Stuge4aa71562008-06-11 02:22:42 +0000614 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202,
615 NULL, NULL, "BioStar P4M80-M4", board_biostar_p4m80_m4},
Peter Stuge663f1712008-06-13 01:39:45 +0000616 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000,
617 NULL, NULL, "GIGABYTE GA-7VT600", board_biostar_p4m80_m4},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000618 {0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL} /* Keep this */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000619};
620
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000621void print_supported_boards(void)
622{
623 int i;
624
625 printf("\nSupported mainboards (this list is not exhaustive!):\n\n");
626
Uwe Hermann23c3d952008-03-13 18:41:07 +0000627 for (i = 0; board_pciid_enables[i].name != NULL; i++) {
628 if (board_pciid_enables[i].lb_vendor != NULL) {
629 printf("%s (-m %s:%s)\n", board_pciid_enables[i].name,
630 board_pciid_enables[i].lb_vendor,
631 board_pciid_enables[i].lb_part);
632 } else {
633 printf("%s (autodetected)\n",
634 board_pciid_enables[i].name);
635 }
636 }
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000637
638 printf("\nSee also: http://coreboot.org/Flashrom\n");
639}
640
Uwe Hermannffec5f32007-08-23 16:08:21 +0000641/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000642 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +0000643 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000644 */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000645static struct board_pciid_enable *board_match_coreboot_name(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000646{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000647 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000648 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000649
Uwe Hermanna7e05482007-05-09 10:17:44 +0000650 for (; board->name; board++) {
Peter Stuge0b9c5f32008-07-02 00:47:30 +0000651 if (vendor && (!board->lb_vendor || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000652 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000653
Peter Stuge0b9c5f32008-07-02 00:47:30 +0000654 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000655 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000656
Uwe Hermanna7e05482007-05-09 10:17:44 +0000657 if (!pci_dev_find(board->first_vendor, board->first_device))
658 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000659
Uwe Hermanna7e05482007-05-09 10:17:44 +0000660 if (board->second_vendor &&
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000661 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000662 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000663
664 if (vendor)
665 return board;
666
667 if (partmatch) {
668 /* a second entry has a matching part name */
669 printf("AMBIGUOUS BOARD NAME: %s\n", part);
670 printf("At least vendors '%s' and '%s' match.\n",
671 partmatch->lb_vendor, board->lb_vendor);
672 printf("Please use the full -m vendor:part syntax.\n");
673 return NULL;
674 }
675 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000676 }
Uwe Hermann372eeb52007-12-04 21:49:06 +0000677
Peter Stuge6b53fed2008-01-27 16:21:21 +0000678 if (partmatch)
679 return partmatch;
680
Peter Stuge00019d92008-07-02 00:59:29 +0000681 printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000682 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000683}
684
Uwe Hermannffec5f32007-08-23 16:08:21 +0000685/**
686 * Match boards on PCI IDs and subsystem IDs.
687 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000688 */
689static struct board_pciid_enable *board_match_pci_card_ids(void)
690{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000691 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000692
Uwe Hermanna7e05482007-05-09 10:17:44 +0000693 for (; board->name; board++) {
694 if (!board->first_card_vendor || !board->first_card_device)
695 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000696
Uwe Hermanna7e05482007-05-09 10:17:44 +0000697 if (!pci_card_find(board->first_vendor, board->first_device,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000698 board->first_card_vendor,
699 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000700 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000701
Uwe Hermanna7e05482007-05-09 10:17:44 +0000702 if (board->second_vendor) {
703 if (board->second_card_vendor) {
704 if (!pci_card_find(board->second_vendor,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000705 board->second_device,
706 board->second_card_vendor,
707 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000708 continue;
709 } else {
710 if (!pci_dev_find(board->second_vendor,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000711 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000712 continue;
713 }
714 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000715
Uwe Hermanna7e05482007-05-09 10:17:44 +0000716 return board;
717 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000718
Uwe Hermanna7e05482007-05-09 10:17:44 +0000719 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000720}
721
Uwe Hermann372eeb52007-12-04 21:49:06 +0000722int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000723{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000724 struct board_pciid_enable *board = NULL;
725 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000726
Peter Stuge6b53fed2008-01-27 16:21:21 +0000727 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000728 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000729
Uwe Hermanna7e05482007-05-09 10:17:44 +0000730 if (!board)
731 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000732
Uwe Hermanna7e05482007-05-09 10:17:44 +0000733 if (board) {
Uwe Hermann793bdcd2008-05-22 22:47:04 +0000734 printf("Found board \"%s\", enabling flash write... ",
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000735 board->name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000736
Uwe Hermanna7e05482007-05-09 10:17:44 +0000737 ret = board->enable(board->name);
738 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +0000739 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000740 else
741 printf("OK.\n");
742 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000743
Uwe Hermanna7e05482007-05-09 10:17:44 +0000744 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000745}