Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 1 | /* |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 2 | * This file is part of the flashrom project. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 3 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 4 | * Copyright (C) 2000 Silicon Integrated System Corporation |
| 5 | * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de> |
| 6 | * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de> |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 7 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; version 2 of the License. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 11 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 20 | */ |
| 21 | |
| 22 | /* |
| 23 | * Contains the chipset specific flash enables. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 24 | */ |
| 25 | |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 26 | #define _LARGEFILE64_SOURCE |
| 27 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 28 | #include <stdio.h> |
| 29 | #include <pci/pci.h> |
| 30 | #include <stdlib.h> |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 31 | #include <sys/types.h> |
| 32 | #include <sys/stat.h> |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 33 | #include <sys/mman.h> |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 34 | #include <fcntl.h> |
| 35 | #include <unistd.h> |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 36 | #include "flash.h" |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 37 | |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 38 | unsigned long flashbase = 0; |
| 39 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 40 | /** |
| 41 | * flashrom defaults to LPC flash devices. If a known SPI controller is found |
| 42 | * and the SPI strappings are set, this will be overwritten by the probing code. |
| 43 | * |
| 44 | * Eventually, this will become an array when multiple flash support works. |
| 45 | */ |
| 46 | |
| 47 | flashbus_t flashbus = BUS_TYPE_LPC; |
| 48 | void *spibar = NULL; |
| 49 | |
FENG yu ning | c05a295 | 2008-12-08 18:16:58 +0000 | [diff] [blame] | 50 | extern int ichspi_lock; |
| 51 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 52 | static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name) |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 53 | { |
| 54 | uint8_t tmp; |
| 55 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 56 | /* |
| 57 | * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and |
| 58 | * 0xFFFE0000-0xFFFFFFFF ROM select enable. |
| 59 | */ |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 60 | tmp = pci_read_byte(dev, 0x47); |
| 61 | tmp |= 0x46; |
| 62 | pci_write_byte(dev, 0x47, tmp); |
| 63 | |
| 64 | return 0; |
| 65 | } |
| 66 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 67 | static int enable_flash_sis630(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 68 | { |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 69 | uint8_t b; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 70 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 71 | /* Enable 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */ |
Alex Beregszaszi | c9fb5d9 | 2007-09-11 15:58:18 +0000 | [diff] [blame] | 72 | b = pci_read_byte(dev, 0x40); |
| 73 | pci_write_byte(dev, 0x40, b | 0xb); |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 74 | |
| 75 | /* Flash write enable on SiS 540/630. */ |
Alex Beregszaszi | c9fb5d9 | 2007-09-11 15:58:18 +0000 | [diff] [blame] | 76 | b = pci_read_byte(dev, 0x45); |
| 77 | pci_write_byte(dev, 0x45, b | 0x40); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 78 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 79 | /* The same thing on SiS 950 Super I/O side... */ |
| 80 | |
| 81 | /* First probe for Super I/O on config port 0x2e. */ |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 82 | OUTB(0x87, 0x2e); |
| 83 | OUTB(0x01, 0x2e); |
| 84 | OUTB(0x55, 0x2e); |
| 85 | OUTB(0x55, 0x2e); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 86 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 87 | if (INB(0x2f) != 0x87) { |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 88 | /* If that failed, try config port 0x4e. */ |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 89 | OUTB(0x87, 0x4e); |
| 90 | OUTB(0x01, 0x4e); |
| 91 | OUTB(0x55, 0x4e); |
| 92 | OUTB(0xaa, 0x4e); |
| 93 | if (INB(0x4f) != 0x87) { |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 94 | printf("Can not access SiS 950\n"); |
| 95 | return -1; |
| 96 | } |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 97 | OUTB(0x24, 0x4e); |
| 98 | b = INB(0x4f) | 0xfc; |
| 99 | OUTB(0x24, 0x4e); |
| 100 | OUTB(b, 0x4f); |
| 101 | OUTB(0x02, 0x4e); |
| 102 | OUTB(0x02, 0x4f); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 103 | } |
| 104 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 105 | OUTB(0x24, 0x2e); |
| 106 | printf("2f is %#x\n", INB(0x2f)); |
| 107 | b = INB(0x2f) | 0xfc; |
| 108 | OUTB(0x24, 0x2e); |
| 109 | OUTB(b, 0x2f); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 110 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 111 | OUTB(0x02, 0x2e); |
| 112 | OUTB(0x02, 0x2f); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 113 | |
| 114 | return 0; |
| 115 | } |
| 116 | |
Uwe Hermann | 987942d | 2006-11-07 11:16:21 +0000 | [diff] [blame] | 117 | /* Datasheet: |
| 118 | * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4) |
| 119 | * - URL: http://www.intel.com/design/intarch/datashts/290562.htm |
| 120 | * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf |
| 121 | * - Order Number: 290562-001 |
| 122 | */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 123 | static int enable_flash_piix4(struct pci_dev *dev, const char *name) |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 124 | { |
| 125 | uint16_t old, new; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 126 | uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */ |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 127 | |
| 128 | old = pci_read_word(dev, xbcs); |
| 129 | |
| 130 | /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 131 | * FFF00000-FFF7FFFF are forwarded to ISA). |
Uwe Hermann | c556d32 | 2008-10-28 11:50:05 +0000 | [diff] [blame] | 132 | * Note: This bit is reserved on PIIX/PIIX3/MPIIX. |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 133 | * Set bit 7: Extended BIOS Enable (PCI master accesses to |
| 134 | * FFF80000-FFFDFFFF are forwarded to ISA). |
| 135 | * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to |
| 136 | * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top |
| 137 | * of 1 Mbyte, or the aliases at the top of 4 Gbyte |
| 138 | * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#. |
| 139 | * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA. |
| 140 | * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable). |
| 141 | */ |
Uwe Hermann | c556d32 | 2008-10-28 11:50:05 +0000 | [diff] [blame] | 142 | if (dev->device_id == 0x122e || dev->device_id == 0x7000 |
| 143 | || dev->device_id == 0x1234) |
| 144 | new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */ |
Uwe Hermann | 8720345 | 2008-10-26 18:40:42 +0000 | [diff] [blame] | 145 | else |
| 146 | new = old | 0x02c4; |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 147 | |
| 148 | if (new == old) |
| 149 | return 0; |
| 150 | |
| 151 | pci_write_word(dev, xbcs, new); |
| 152 | |
| 153 | if (pci_read_word(dev, xbcs) != new) { |
| 154 | printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name); |
| 155 | return -1; |
| 156 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 157 | |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 158 | return 0; |
| 159 | } |
| 160 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 161 | /* |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 162 | * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet" |
| 163 | * http://download.intel.com/design/chipsets/datashts/30701303.pdf |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 164 | */ |
| 165 | static int enable_flash_ich(struct pci_dev *dev, const char *name, |
| 166 | int bios_cntl) |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 167 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 168 | uint8_t old, new; |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 169 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 170 | /* |
| 171 | * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 172 | * just treating it as 8 bit wide seems to work fine in practice. |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 173 | */ |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 174 | old = pci_read_byte(dev, bios_cntl); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 175 | |
Uwe Hermann | 793bdcd | 2008-05-22 22:47:04 +0000 | [diff] [blame] | 176 | printf_debug("\nBIOS Lock Enable: %sabled, ", |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 177 | (old & (1 << 1)) ? "en" : "dis"); |
| 178 | printf_debug("BIOS Write Enable: %sabled, ", |
| 179 | (old & (1 << 0)) ? "en" : "dis"); |
| 180 | printf_debug("BIOS_CNTL is 0x%x\n", old); |
| 181 | |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 182 | new = old | 1; |
| 183 | |
| 184 | if (new == old) |
| 185 | return 0; |
| 186 | |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 187 | pci_write_byte(dev, bios_cntl, new); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 188 | |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 189 | if (pci_read_byte(dev, bios_cntl) != new) { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 190 | printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 191 | return -1; |
| 192 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 193 | |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 194 | return 0; |
| 195 | } |
| 196 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 197 | static int enable_flash_ich_4e(struct pci_dev *dev, const char *name) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 198 | { |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 199 | return enable_flash_ich(dev, name, 0x4e); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 200 | } |
| 201 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 202 | static int enable_flash_ich_dc(struct pci_dev *dev, const char *name) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 203 | { |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 204 | return enable_flash_ich(dev, name, 0xdc); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 205 | } |
| 206 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 207 | #define ICH_STRAP_RSVD 0x00 |
| 208 | #define ICH_STRAP_SPI 0x01 |
| 209 | #define ICH_STRAP_PCI 0x02 |
| 210 | #define ICH_STRAP_LPC 0x03 |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 211 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 212 | static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name) |
| 213 | { |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 214 | uint32_t mmio_base; |
| 215 | |
| 216 | mmio_base = (pci_read_long(dev, 0xbc)) << 8; |
| 217 | printf_debug("MMIO base at = 0x%x\n", mmio_base); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 218 | spibar = mmap(NULL, 0x70, PROT_READ | PROT_WRITE, MAP_SHARED, |
| 219 | fd_mem, mmio_base); |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 220 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 221 | if (spibar == MAP_FAILED) { |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 222 | perror("Can't mmap memory using " MEM_DEV); |
| 223 | exit(1); |
| 224 | } |
| 225 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 226 | printf_debug("0x6c: 0x%04x (CLOCK/DEBUG)\n", |
| 227 | *(uint16_t *) (spibar + 0x6c)); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 228 | |
| 229 | flashbus = BUS_TYPE_VIA_SPI; |
| 230 | |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 231 | return 0; |
| 232 | } |
| 233 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 234 | static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name, |
| 235 | int ich_generation) |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 236 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 237 | int ret, i; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 238 | uint8_t old, new, bbs, buc; |
Carl-Daniel Hailfinger | d3b0e39 | 2008-11-03 00:20:22 +0000 | [diff] [blame] | 239 | uint16_t spibar_offset, tmp2; |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 240 | uint32_t tmp, gcs; |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 241 | void *rcrb; |
Carl-Daniel Hailfinger | d3b0e39 | 2008-11-03 00:20:22 +0000 | [diff] [blame] | 242 | //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line |
| 243 | //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" }; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 244 | static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" }; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 245 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 246 | /* Enable Flash Writes */ |
| 247 | ret = enable_flash_ich_dc(dev, name); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 248 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 249 | /* Get physical address of Root Complex Register Block */ |
| 250 | tmp = pci_read_long(dev, 0xf0) & 0xffffc000; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 251 | printf_debug("\nRoot Complex Register Block address = 0x%x\n", tmp); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 252 | |
| 253 | /* Map RCBA to virtual memory */ |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 254 | rcrb = mmap(0, 0x4000, PROT_READ | PROT_WRITE, MAP_SHARED, fd_mem, |
| 255 | (off_t) tmp); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 256 | if (rcrb == MAP_FAILED) { |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 257 | perror("Can't mmap memory using " MEM_DEV); |
| 258 | exit(1); |
| 259 | } |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 260 | |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 261 | gcs = *(volatile uint32_t *)(rcrb + 0x3410); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 262 | printf_debug("GCS = 0x%x: ", gcs); |
| 263 | printf_debug("BIOS Interface Lock-Down: %sabled, ", |
| 264 | (gcs & 0x1) ? "en" : "dis"); |
| 265 | bbs = (gcs >> 10) & 0x3; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 266 | printf_debug("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 267 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 268 | buc = *(volatile uint8_t *)(rcrb + 0x3414); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 269 | printf_debug("Top Swap : %s\n", |
| 270 | (buc & 1) ? "enabled (A16 inverted)" : "not enabled"); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 271 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 272 | /* It seems the ICH7 does not support SPI and LPC chips at the same |
| 273 | * time. At least not with our current code. So we prevent searching |
| 274 | * on ICH7 when the southbridge is strapped to LPC |
| 275 | */ |
| 276 | |
| 277 | if (ich_generation == 7 && bbs == ICH_STRAP_LPC) { |
| 278 | /* No further SPI initialization required */ |
| 279 | return ret; |
| 280 | } |
| 281 | |
| 282 | switch (ich_generation) { |
| 283 | case 7: |
| 284 | flashbus = BUS_TYPE_ICH7_SPI; |
| 285 | spibar_offset = 0x3020; |
| 286 | break; |
| 287 | case 8: |
| 288 | flashbus = BUS_TYPE_ICH9_SPI; |
| 289 | spibar_offset = 0x3020; |
| 290 | break; |
| 291 | case 9: |
Carl-Daniel Hailfinger | 28ec74b | 2008-10-10 20:54:41 +0000 | [diff] [blame] | 292 | case 10: |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 293 | default: /* Future version might behave the same */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 294 | flashbus = BUS_TYPE_ICH9_SPI; |
| 295 | spibar_offset = 0x3800; |
| 296 | break; |
| 297 | } |
| 298 | |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 299 | /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 300 | printf_debug("SPIBAR = 0x%x + 0x%04x\n", tmp, spibar_offset); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 301 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 302 | /* Assign Virtual Address */ |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 303 | spibar = rcrb + spibar_offset; |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 304 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 305 | switch (flashbus) { |
| 306 | case BUS_TYPE_ICH7_SPI: |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 307 | printf_debug("0x00: 0x%04x (SPIS)\n", |
| 308 | *(uint16_t *) (spibar + 0)); |
| 309 | printf_debug("0x02: 0x%04x (SPIC)\n", |
| 310 | *(uint16_t *) (spibar + 2)); |
| 311 | printf_debug("0x04: 0x%08x (SPIA)\n", |
| 312 | *(uint32_t *) (spibar + 4)); |
| 313 | for (i = 0; i < 8; i++) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 314 | int offs; |
| 315 | offs = 8 + (i * 8); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 316 | printf_debug("0x%02x: 0x%08x (SPID%d)\n", offs, |
| 317 | *(uint32_t *) (spibar + offs), i); |
| 318 | printf_debug("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4, |
| 319 | *(uint32_t *) (spibar + offs + 4), i); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 320 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 321 | printf_debug("0x50: 0x%08x (BBAR)\n", |
| 322 | *(uint32_t *) (spibar + 0x50)); |
| 323 | printf_debug("0x54: 0x%04x (PREOP)\n", |
| 324 | *(uint16_t *) (spibar + 0x54)); |
| 325 | printf_debug("0x56: 0x%04x (OPTYPE)\n", |
| 326 | *(uint16_t *) (spibar + 0x56)); |
| 327 | printf_debug("0x58: 0x%08x (OPMENU)\n", |
| 328 | *(uint32_t *) (spibar + 0x58)); |
| 329 | printf_debug("0x5c: 0x%08x (OPMENU+4)\n", |
| 330 | *(uint32_t *) (spibar + 0x5c)); |
| 331 | for (i = 0; i < 4; i++) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 332 | int offs; |
| 333 | offs = 0x60 + (i * 4); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 334 | printf_debug("0x%02x: 0x%08x (PBR%d)\n", offs, |
| 335 | *(uint32_t *) (spibar + offs), i); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 336 | } |
| 337 | printf_debug("\n"); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 338 | if ((*(uint16_t *) spibar) & (1 << 15)) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 339 | printf("WARNING: SPI Configuration Lockdown activated.\n"); |
FENG yu ning | c05a295 | 2008-12-08 18:16:58 +0000 | [diff] [blame] | 340 | ichspi_lock = 1; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 341 | } |
FENG yu ning | f041e9b | 2008-12-15 02:32:11 +0000 | [diff] [blame] | 342 | ich_init_opcodes(); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 343 | break; |
| 344 | case BUS_TYPE_ICH9_SPI: |
Carl-Daniel Hailfinger | d3b0e39 | 2008-11-03 00:20:22 +0000 | [diff] [blame] | 345 | tmp2 = *(uint16_t *) (spibar + 0); |
| 346 | printf_debug("0x00: 0x%04x (HSFS)\n", tmp2); |
| 347 | printf_debug("FLOCKDN %i, ", (tmp >> 15 & 1)); |
| 348 | printf_debug("FDV %i, ", (tmp >> 14) & 1); |
| 349 | printf_debug("FDOPSS %i, ", (tmp >> 13) & 1); |
| 350 | printf_debug("SCIP %i, ", (tmp >> 5) & 1); |
| 351 | printf_debug("BERASE %i, ", (tmp >> 3) & 3); |
| 352 | printf_debug("AEL %i, ", (tmp >> 2) & 1); |
| 353 | printf_debug("FCERR %i, ", (tmp >> 1) & 1); |
| 354 | printf_debug("FDONE %i\n", (tmp >> 0) & 1); |
| 355 | |
| 356 | tmp = *(uint32_t *) (spibar + 0x50); |
| 357 | printf_debug("0x50: 0x%08x (FRAP)\n", tmp); |
| 358 | printf_debug("BMWAG %i, ", (tmp >> 24) & 0xff); |
| 359 | printf_debug("BMRAG %i, ", (tmp >> 16) & 0xff); |
| 360 | printf_debug("BRWA %i, ", (tmp >> 8) & 0xff); |
| 361 | printf_debug("BRRA %i\n", (tmp >> 0) & 0xff); |
| 362 | |
| 363 | printf_debug("0x54: 0x%08x (FREG0)\n", |
| 364 | *(uint32_t *) (spibar + 0x54)); |
| 365 | printf_debug("0x58: 0x%08x (FREG1)\n", |
| 366 | *(uint32_t *) (spibar + 0x58)); |
| 367 | printf_debug("0x5C: 0x%08x (FREG2)\n", |
| 368 | *(uint32_t *) (spibar + 0x5C)); |
| 369 | printf_debug("0x60: 0x%08x (FREG3)\n", |
| 370 | *(uint32_t *) (spibar + 0x60)); |
| 371 | printf_debug("0x64: 0x%08x (FREG4)\n", |
| 372 | *(uint32_t *) (spibar + 0x64)); |
| 373 | printf_debug("0x74: 0x%08x (PR0)\n", |
| 374 | *(uint32_t *) (spibar + 0x74)); |
| 375 | printf_debug("0x78: 0x%08x (PR1)\n", |
| 376 | *(uint32_t *) (spibar + 0x78)); |
| 377 | printf_debug("0x7C: 0x%08x (PR2)\n", |
| 378 | *(uint32_t *) (spibar + 0x7C)); |
| 379 | printf_debug("0x80: 0x%08x (PR3)\n", |
| 380 | *(uint32_t *) (spibar + 0x80)); |
| 381 | printf_debug("0x84: 0x%08x (PR4)\n", |
| 382 | *(uint32_t *) (spibar + 0x84)); |
| 383 | /* printf_debug("0xA0: 0x%08x (BBAR)\n", |
| 384 | *(uint32_t *) (spibar + 0xA0)); ICH10 only? */ |
| 385 | printf_debug("0xB0: 0x%08x (FDOC)\n", |
| 386 | *(uint32_t *) (spibar + 0xB0)); |
Peter Stuge | e8a3e4c | 2008-12-22 14:12:08 +0000 | [diff] [blame] | 387 | ich_init_opcodes(); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 388 | break; |
| 389 | default: |
| 390 | /* Nothing */ |
| 391 | break; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 392 | } |
| 393 | |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 394 | old = pci_read_byte(dev, 0xdc); |
| 395 | printf_debug("SPI Read Configuration: "); |
| 396 | new = (old >> 2) & 0x3; |
| 397 | switch (new) { |
| 398 | case 0: |
| 399 | case 1: |
| 400 | case 2: |
| 401 | printf_debug("prefetching %sabled, caching %sabled, ", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 402 | (new & 0x2) ? "en" : "dis", |
| 403 | (new & 0x1) ? "dis" : "en"); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 404 | break; |
| 405 | default: |
| 406 | printf_debug("invalid prefetching/caching settings, "); |
| 407 | break; |
| 408 | } |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 409 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 410 | return ret; |
| 411 | } |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 412 | |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 413 | static int enable_flash_ich7(struct pci_dev *dev, const char *name) |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 414 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 415 | return enable_flash_ich_dc_spi(dev, name, 7); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 416 | } |
| 417 | |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 418 | static int enable_flash_ich8(struct pci_dev *dev, const char *name) |
| 419 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 420 | return enable_flash_ich_dc_spi(dev, name, 8); |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 421 | } |
| 422 | |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 423 | static int enable_flash_ich9(struct pci_dev *dev, const char *name) |
| 424 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 425 | return enable_flash_ich_dc_spi(dev, name, 9); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 426 | } |
| 427 | |
Carl-Daniel Hailfinger | 28ec74b | 2008-10-10 20:54:41 +0000 | [diff] [blame] | 428 | static int enable_flash_ich10(struct pci_dev *dev, const char *name) |
| 429 | { |
| 430 | return enable_flash_ich_dc_spi(dev, name, 10); |
| 431 | } |
| 432 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 433 | static int enable_flash_vt823x(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 434 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 435 | uint8_t val; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 436 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 437 | /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */ |
Bari Ari | 9477c4e | 2008-04-29 13:46:38 +0000 | [diff] [blame] | 438 | pci_write_byte(dev, 0x41, 0x7f); |
| 439 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 440 | /* ROM write enable */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 441 | val = pci_read_byte(dev, 0x40); |
| 442 | val |= 0x10; |
| 443 | pci_write_byte(dev, 0x40, val); |
| 444 | |
| 445 | if (pci_read_byte(dev, 0x40) != val) { |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 446 | printf("\nWARNING: Failed to enable ROM Write on \"%s\"\n", |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 447 | name); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 448 | return -1; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 449 | } |
Luc Verhaegen | 6382b44 | 2007-03-02 22:16:38 +0000 | [diff] [blame] | 450 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 451 | return 0; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 454 | static int enable_flash_cs5530(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 455 | { |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 456 | uint8_t reg8; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 457 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 458 | #define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */ |
| 459 | #define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 460 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 461 | #define LOWER_ROM_ADDRESS_RANGE (1 << 0) |
| 462 | #define ROM_WRITE_ENABLE (1 << 1) |
| 463 | #define UPPER_ROM_ADDRESS_RANGE (1 << 2) |
| 464 | #define BIOS_ROM_POSITIVE_DECODE (1 << 5) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 465 | |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 466 | /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and |
| 467 | * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB. |
| 468 | * Make the configured ROM areas writable. |
| 469 | */ |
| 470 | reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG); |
| 471 | reg8 |= LOWER_ROM_ADDRESS_RANGE; |
| 472 | reg8 |= UPPER_ROM_ADDRESS_RANGE; |
| 473 | reg8 |= ROM_WRITE_ENABLE; |
| 474 | pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 475 | |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 476 | /* Set positive decode on ROM. */ |
| 477 | reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2); |
| 478 | reg8 |= BIOS_ROM_POSITIVE_DECODE; |
| 479 | pci_write_byte(dev, DECODE_CONTROL_REG2, reg8); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 480 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 481 | return 0; |
| 482 | } |
| 483 | |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 484 | /** |
| 485 | * Geode systems write protect the BIOS via RCONFs (cache settings similar |
| 486 | * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22. Reading and |
| 487 | * writing to MSRs, however requires instructions rdmsr/wrmsr, which are |
| 488 | * ring0 privileged instructions so only the kernel can do the read/write. |
| 489 | * This function, therefore, requires that the msr kernel module be loaded |
| 490 | * to access these instructions from user space using device /dev/cpu/0/msr. |
| 491 | * |
| 492 | * This hard-coded location could have potential problems on SMP machines |
| 493 | * since it assumes cpu0, but it is safe on the Geode which is not SMP. |
| 494 | * |
| 495 | * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL. |
| 496 | * To enable write to NOR Boot flash for the benefit of systems that have such |
| 497 | * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select). |
| 498 | * |
| 499 | * This is probably not portable beyond Linux. |
| 500 | */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 501 | static int enable_flash_cs5536(struct pci_dev *dev, const char *name) |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 502 | { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 503 | #define MSR_RCONF_DEFAULT 0x1808 |
| 504 | #define MSR_NORF_CTL 0x51400018 |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 505 | |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 506 | int fd_msr; |
| 507 | unsigned char buf[8]; |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 508 | |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 509 | fd_msr = open("/dev/cpu/0/msr", O_RDWR); |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 510 | if (!fd_msr) { |
| 511 | perror("open msr"); |
| 512 | return -1; |
| 513 | } |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 514 | |
| 515 | if (lseek64(fd_msr, (off64_t) MSR_RCONF_DEFAULT, SEEK_SET) == -1) { |
| 516 | perror("lseek64"); |
Mart Raudsepp | 3697ac7 | 2008-02-11 14:32:45 +0000 | [diff] [blame] | 517 | printf("Cannot operate on MSR. Did you run 'modprobe msr'?\n"); |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 518 | close(fd_msr); |
| 519 | return -1; |
| 520 | } |
| 521 | |
| 522 | if (read(fd_msr, buf, 8) != 8) { |
Mart Raudsepp | 3697ac7 | 2008-02-11 14:32:45 +0000 | [diff] [blame] | 523 | perror("read msr"); |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 524 | close(fd_msr); |
| 525 | return -1; |
| 526 | } |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 527 | |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 528 | if (buf[7] != 0x22) { |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 529 | buf[7] &= 0xfb; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 530 | if (lseek64(fd_msr, (off64_t) MSR_RCONF_DEFAULT, |
| 531 | SEEK_SET) == -1) { |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 532 | perror("lseek64"); |
| 533 | close(fd_msr); |
| 534 | return -1; |
| 535 | } |
| 536 | |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 537 | if (write(fd_msr, buf, 8) < 0) { |
| 538 | perror("msr write"); |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 539 | close(fd_msr); |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 540 | return -1; |
| 541 | } |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 542 | } |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 543 | |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 544 | if (lseek64(fd_msr, (off64_t) MSR_NORF_CTL, SEEK_SET) == -1) { |
| 545 | perror("lseek64"); |
| 546 | close(fd_msr); |
| 547 | return -1; |
| 548 | } |
| 549 | |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 550 | if (read(fd_msr, buf, 8) != 8) { |
| 551 | perror("read msr"); |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 552 | close(fd_msr); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 553 | return -1; |
| 554 | } |
| 555 | |
| 556 | /* Raise WE_CS3 bit. */ |
| 557 | buf[0] |= 0x08; |
| 558 | |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 559 | if (lseek64(fd_msr, (off64_t) MSR_NORF_CTL, SEEK_SET) == -1) { |
| 560 | perror("lseek64"); |
| 561 | close(fd_msr); |
| 562 | return -1; |
| 563 | } |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 564 | if (write(fd_msr, buf, 8) < 0) { |
| 565 | perror("msr write"); |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 566 | close(fd_msr); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 567 | return -1; |
| 568 | } |
| 569 | |
| 570 | close(fd_msr); |
| 571 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 572 | #undef MSR_RCONF_DEFAULT |
| 573 | #undef MSR_NORF_CTL |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 574 | return 0; |
| 575 | } |
| 576 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 577 | static int enable_flash_sc1100(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 578 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 579 | uint8_t new; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 580 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 581 | pci_write_byte(dev, 0x52, 0xee); |
| 582 | |
| 583 | new = pci_read_byte(dev, 0x52); |
| 584 | |
| 585 | if (new != 0xee) { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 586 | printf("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 587 | return -1; |
| 588 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 589 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 590 | return 0; |
| 591 | } |
| 592 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 593 | static int enable_flash_sis5595(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 594 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 595 | uint8_t new, newer; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 596 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 597 | new = pci_read_byte(dev, 0x45); |
| 598 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 599 | new &= (~0x20); /* Clear bit 5. */ |
| 600 | new |= 0x4; /* Set bit 2. */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 601 | |
| 602 | pci_write_byte(dev, 0x45, new); |
| 603 | |
| 604 | newer = pci_read_byte(dev, 0x45); |
| 605 | if (newer != new) { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 606 | printf("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 607 | printf("Stuck at 0x%x\n", newer); |
| 608 | return -1; |
| 609 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 610 | |
Urja Rannikko | a88daa7 | 2008-10-18 13:54:30 +0000 | [diff] [blame] | 611 | /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */ |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 612 | new = pci_read_byte(dev, 0x40); |
Urja Rannikko | a88daa7 | 2008-10-18 13:54:30 +0000 | [diff] [blame] | 613 | new &= 0xFB; |
| 614 | new |= 0x3; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 615 | pci_write_byte(dev, 0x40, new); |
| 616 | newer = pci_read_byte(dev, 0x40); |
Urja Rannikko | a88daa7 | 2008-10-18 13:54:30 +0000 | [diff] [blame] | 617 | if (newer != new) { |
| 618 | printf("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name); |
| 619 | printf("Stuck at 0x%x\n", newer); |
| 620 | return -1; |
| 621 | } |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 622 | return 0; |
| 623 | } |
| 624 | |
Uwe Hermann | 190f849 | 2008-10-25 18:03:50 +0000 | [diff] [blame] | 625 | /* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 626 | static int enable_flash_amd8111(struct pci_dev *dev, const char *name) |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 627 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 628 | uint8_t old, new; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 629 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 630 | /* Enable decoding at 0xffb00000 to 0xffffffff. */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 631 | old = pci_read_byte(dev, 0x43); |
Ollie Lho | d11f361 | 2004-12-07 17:19:04 +0000 | [diff] [blame] | 632 | new = old | 0xC0; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 633 | if (new != old) { |
| 634 | pci_write_byte(dev, 0x43, new); |
| 635 | if (pci_read_byte(dev, 0x43) != new) { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 636 | printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 637 | } |
| 638 | } |
| 639 | |
Uwe Hermann | 190f849 | 2008-10-25 18:03:50 +0000 | [diff] [blame] | 640 | /* Enable 'ROM write' bit. */ |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 641 | old = pci_read_byte(dev, 0x40); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 642 | new = old | 0x01; |
| 643 | if (new == old) |
| 644 | return 0; |
| 645 | pci_write_byte(dev, 0x40, new); |
| 646 | |
| 647 | if (pci_read_byte(dev, 0x40) != new) { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 648 | printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 649 | return -1; |
| 650 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 651 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 652 | return 0; |
| 653 | } |
| 654 | |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 655 | static int enable_flash_sb600(struct pci_dev *dev, const char *name) |
| 656 | { |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 657 | uint32_t tmp, low_bits, num; |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 658 | uint8_t reg; |
| 659 | |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 660 | low_bits = tmp = pci_read_long(dev, 0xa0); |
| 661 | low_bits &= ~0xffffc000; /* for mmap aligning requirements */ |
| 662 | low_bits &= 0xfffffff0; /* remove low 4 bits */ |
| 663 | tmp &= 0xffffc000; |
| 664 | printf_debug("SPI base address is at 0x%x\n", tmp + low_bits); |
| 665 | |
| 666 | sb600_spibar = mmap(0, 0x4000, PROT_READ | PROT_WRITE, MAP_SHARED, |
| 667 | fd_mem, (off_t)tmp); |
| 668 | if (sb600_spibar == MAP_FAILED) { |
| 669 | perror("Can't mmap memory using " MEM_DEV); |
| 670 | exit(1); |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 671 | } |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 672 | sb600_spibar += low_bits; |
| 673 | |
| 674 | /* Clear ROM protect 0-3. */ |
| 675 | for (reg = 0x50; reg < 0x60; reg += 4) { |
| 676 | num = pci_read_long(dev, reg); |
| 677 | num &= 0xfffffffc; |
| 678 | pci_write_byte(dev, reg, num); |
| 679 | } |
| 680 | |
| 681 | flashbus = BUS_TYPE_SB600_SPI; |
| 682 | |
| 683 | /* Enable SPI ROM in SB600 PM register. */ |
| 684 | OUTB(0x8f, 0xcd6); |
| 685 | OUTB(0x0e, 0xcd7); |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 686 | |
| 687 | return 0; |
| 688 | } |
| 689 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 690 | static int enable_flash_ck804(struct pci_dev *dev, const char *name) |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 691 | { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 692 | uint8_t old, new; |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 693 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 694 | old = pci_read_byte(dev, 0x88); |
| 695 | new = old | 0xc0; |
| 696 | if (new != old) { |
| 697 | pci_write_byte(dev, 0x88, new); |
| 698 | if (pci_read_byte(dev, 0x88) != new) { |
| 699 | printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name); |
| 700 | } |
| 701 | } |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 702 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 703 | old = pci_read_byte(dev, 0x6d); |
| 704 | new = old | 0x01; |
| 705 | if (new == old) |
| 706 | return 0; |
| 707 | pci_write_byte(dev, 0x6d, new); |
| 708 | |
| 709 | if (pci_read_byte(dev, 0x6d) != new) { |
| 710 | printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name); |
| 711 | return -1; |
| 712 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 713 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 714 | return 0; |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 715 | } |
| 716 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 717 | /* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */ |
| 718 | static int enable_flash_sb400(struct pci_dev *dev, const char *name) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 719 | { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 720 | uint8_t tmp; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 721 | struct pci_filter f; |
| 722 | struct pci_dev *smbusdev; |
| 723 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 724 | /* Look for the SMBus device. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 725 | pci_filter_init((struct pci_access *)0, &f); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 726 | f.vendor = 0x1002; |
| 727 | f.device = 0x4372; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 728 | |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 729 | for (smbusdev = pacc->devices; smbusdev; smbusdev = smbusdev->next) { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 730 | if (pci_filter_match(&f, smbusdev)) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 731 | break; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 732 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 733 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 734 | if (!smbusdev) { |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 735 | fprintf(stderr, "ERROR: SMBus device not found. Aborting.\n"); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 736 | exit(1); |
| 737 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 738 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 739 | /* Enable some SMBus stuff. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 740 | tmp = pci_read_byte(smbusdev, 0x79); |
| 741 | tmp |= 0x01; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 742 | pci_write_byte(smbusdev, 0x79, tmp); |
| 743 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 744 | /* Change southbridge. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 745 | tmp = pci_read_byte(dev, 0x48); |
| 746 | tmp |= 0x21; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 747 | pci_write_byte(dev, 0x48, tmp); |
| 748 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 749 | /* Now become a bit silly. */ |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 750 | tmp = INB(0xc6f); |
| 751 | OUTB(tmp, 0xeb); |
| 752 | OUTB(tmp, 0xeb); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 753 | tmp |= 0x40; |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 754 | OUTB(tmp, 0xc6f); |
| 755 | OUTB(tmp, 0xeb); |
| 756 | OUTB(tmp, 0xeb); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 757 | |
| 758 | return 0; |
| 759 | } |
| 760 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 761 | static int enable_flash_mcp55(struct pci_dev *dev, const char *name) |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 762 | { |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 763 | uint8_t old, new, byte; |
| 764 | uint16_t word; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 765 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 766 | /* Set the 0-16 MB enable bits. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 767 | byte = pci_read_byte(dev, 0x88); |
| 768 | byte |= 0xff; /* 256K */ |
| 769 | pci_write_byte(dev, 0x88, byte); |
| 770 | byte = pci_read_byte(dev, 0x8c); |
| 771 | byte |= 0xff; /* 1M */ |
| 772 | pci_write_byte(dev, 0x8c, byte); |
| 773 | word = pci_read_word(dev, 0x90); |
Carl-Daniel Hailfinger | dca0ab1 | 2007-10-17 22:30:07 +0000 | [diff] [blame] | 774 | word |= 0x7fff; /* 16M */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 775 | pci_write_word(dev, 0x90, word); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 776 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 777 | old = pci_read_byte(dev, 0x6d); |
| 778 | new = old | 0x01; |
| 779 | if (new == old) |
| 780 | return 0; |
| 781 | pci_write_byte(dev, 0x6d, new); |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 782 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 783 | if (pci_read_byte(dev, 0x6d) != new) { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 784 | printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 785 | return -1; |
| 786 | } |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 787 | |
| 788 | return 0; |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 789 | } |
| 790 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 791 | static int enable_flash_ht1000(struct pci_dev *dev, const char *name) |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 792 | { |
Uwe Hermann | e823ee0 | 2007-06-05 15:02:18 +0000 | [diff] [blame] | 793 | uint8_t byte; |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 794 | |
Uwe Hermann | e823ee0 | 2007-06-05 15:02:18 +0000 | [diff] [blame] | 795 | /* Set the 4MB enable bit. */ |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 796 | byte = pci_read_byte(dev, 0x41); |
| 797 | byte |= 0x0e; |
| 798 | pci_write_byte(dev, 0x41, byte); |
| 799 | |
| 800 | byte = pci_read_byte(dev, 0x43); |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 801 | byte |= (1 << 4); |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 802 | pci_write_byte(dev, 0x43, byte); |
| 803 | |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 804 | return 0; |
| 805 | } |
| 806 | |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 807 | /** |
| 808 | * Usually on the x86 architectures (and on other PC-like platforms like some |
| 809 | * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD |
| 810 | * Elan SC520 only a small piece of the system flash is mapped there, but the |
| 811 | * complete flash is mapped somewhere below 1G. The position can be determined |
| 812 | * by the BOOTCS PAR register. |
| 813 | */ |
| 814 | static int get_flashbase_sc520(struct pci_dev *dev, const char *name) |
| 815 | { |
| 816 | int i, bootcs_found = 0; |
| 817 | uint32_t parx = 0; |
| 818 | void *mmcr; |
| 819 | |
| 820 | /* 1. Map MMCR */ |
| 821 | mmcr = mmap(0, getpagesize(), PROT_WRITE | PROT_READ, |
| 822 | MAP_SHARED, fd_mem, (off_t)0xFFFEF000); |
| 823 | |
| 824 | if (mmcr == MAP_FAILED) { |
| 825 | perror("Can't mmap Elan SC520 specific registers using " MEM_DEV); |
| 826 | exit(1); |
| 827 | } |
| 828 | |
| 829 | /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for |
| 830 | * BOOTCS region (PARx[31:29] = 100b)e |
| 831 | */ |
| 832 | for (i = 0x88; i <= 0xc4; i += 4) { |
| 833 | parx = *(volatile uint32_t *)(mmcr + i); |
| 834 | if ((parx >> 29) == 4) { |
| 835 | bootcs_found = 1; |
| 836 | break; /* BOOTCS found */ |
| 837 | } |
| 838 | } |
| 839 | |
| 840 | /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0] |
| 841 | * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0] |
| 842 | */ |
| 843 | if (bootcs_found) { |
| 844 | if (parx & (1 << 25)) { |
| 845 | parx &= (1 << 14) - 1; /* Mask [13:0] */ |
| 846 | flashbase = parx << 16; |
| 847 | } else { |
| 848 | parx &= (1 << 18) - 1; /* Mask [17:0] */ |
| 849 | flashbase = parx << 12; |
| 850 | } |
| 851 | } else { |
| 852 | printf("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n"); |
| 853 | } |
| 854 | |
| 855 | /* 4. Clean up */ |
| 856 | munmap (mmcr, getpagesize()); |
| 857 | return 0; |
| 858 | } |
| 859 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 860 | typedef struct penable { |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 861 | uint16_t vendor, device; |
| 862 | const char *name; |
| 863 | int (*doit) (struct pci_dev *dev, const char *name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 864 | } FLASH_ENABLE; |
| 865 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 866 | static const FLASH_ENABLE enables[] = { |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 867 | {0x1039, 0x0630, "SiS630", enable_flash_sis630}, |
Uwe Hermann | 8720345 | 2008-10-26 18:40:42 +0000 | [diff] [blame] | 868 | {0x8086, 0x122e, "Intel PIIX", enable_flash_piix4}, |
Uwe Hermann | c556d32 | 2008-10-28 11:50:05 +0000 | [diff] [blame] | 869 | {0x8086, 0x1234, "Intel MPIIX", enable_flash_piix4}, |
Uwe Hermann | 8720345 | 2008-10-26 18:40:42 +0000 | [diff] [blame] | 870 | {0x8086, 0x7000, "Intel PIIX3", enable_flash_piix4}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 871 | {0x8086, 0x7110, "Intel PIIX4/4E/4M", enable_flash_piix4}, |
| 872 | {0x8086, 0x7198, "Intel 440MX", enable_flash_piix4}, |
| 873 | {0x8086, 0x2410, "Intel ICH", enable_flash_ich_4e}, |
| 874 | {0x8086, 0x2420, "Intel ICH0", enable_flash_ich_4e}, |
| 875 | {0x8086, 0x2440, "Intel ICH2", enable_flash_ich_4e}, |
| 876 | {0x8086, 0x244c, "Intel ICH2-M", enable_flash_ich_4e}, |
| 877 | {0x8086, 0x2480, "Intel ICH3-S", enable_flash_ich_4e}, |
| 878 | {0x8086, 0x248c, "Intel ICH3-M", enable_flash_ich_4e}, |
| 879 | {0x8086, 0x24c0, "Intel ICH4/ICH4-L", enable_flash_ich_4e}, |
| 880 | {0x8086, 0x24cc, "Intel ICH4-M", enable_flash_ich_4e}, |
| 881 | {0x8086, 0x24d0, "Intel ICH5/ICH5R", enable_flash_ich_4e}, |
Claus Gindhart | a00e2a0 | 2008-05-14 12:22:38 +0000 | [diff] [blame] | 882 | {0x8086, 0x25a1, "Intel 6300ESB", enable_flash_ich_4e}, |
Sven Schnelle | ed2352b | 2009-01-07 12:11:13 +0000 | [diff] [blame] | 883 | {0x8086, 0x2670, "Intel 631xESB/632xESB/3100", enable_flash_ich_dc}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 884 | {0x8086, 0x2640, "Intel ICH6/ICH6R", enable_flash_ich_dc}, |
| 885 | {0x8086, 0x2641, "Intel ICH6-M", enable_flash_ich_dc}, |
Ed Swierk | b759db2 | 2008-10-29 14:54:36 +0000 | [diff] [blame] | 886 | {0x8086, 0x5031, "Intel EP80579", enable_flash_ich7}, |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 887 | {0x8086, 0x27b0, "Intel ICH7DH", enable_flash_ich7}, |
| 888 | {0x8086, 0x27b8, "Intel ICH7/ICH7R", enable_flash_ich7}, |
| 889 | {0x8086, 0x27b9, "Intel ICH7M", enable_flash_ich7}, |
| 890 | {0x8086, 0x27bd, "Intel ICH7MDH", enable_flash_ich7}, |
| 891 | {0x8086, 0x2810, "Intel ICH8/ICH8R", enable_flash_ich8}, |
| 892 | {0x8086, 0x2811, "Intel ICH8M-E", enable_flash_ich8}, |
| 893 | {0x8086, 0x2812, "Intel ICH8DH", enable_flash_ich8}, |
| 894 | {0x8086, 0x2814, "Intel ICH8DO", enable_flash_ich8}, |
| 895 | {0x8086, 0x2815, "Intel ICH8M", enable_flash_ich8}, |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 896 | {0x8086, 0x2912, "Intel ICH9DH", enable_flash_ich9}, |
| 897 | {0x8086, 0x2914, "Intel ICH9DO", enable_flash_ich9}, |
| 898 | {0x8086, 0x2916, "Intel ICH9R", enable_flash_ich9}, |
| 899 | {0x8086, 0x2917, "Intel ICH9M-E", enable_flash_ich9}, |
| 900 | {0x8086, 0x2918, "Intel ICH9", enable_flash_ich9}, |
| 901 | {0x8086, 0x2919, "Intel ICH9M", enable_flash_ich9}, |
Carl-Daniel Hailfinger | 28ec74b | 2008-10-10 20:54:41 +0000 | [diff] [blame] | 902 | {0x8086, 0x3a14, "Intel ICH10DO", enable_flash_ich10}, |
| 903 | {0x8086, 0x3a16, "Intel ICH10R", enable_flash_ich10}, |
| 904 | {0x8086, 0x3a18, "Intel ICH10", enable_flash_ich10}, |
| 905 | {0x8086, 0x3a1a, "Intel ICH10D", enable_flash_ich10}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 906 | {0x1106, 0x8231, "VIA VT8231", enable_flash_vt823x}, |
| 907 | {0x1106, 0x3177, "VIA VT8235", enable_flash_vt823x}, |
| 908 | {0x1106, 0x3227, "VIA VT8237", enable_flash_vt823x}, |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 909 | {0x1106, 0x3372, "VIA VT8237S", enable_flash_vt8237s_spi}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 910 | {0x1106, 0x8324, "VIA CX700", enable_flash_vt823x}, |
Uwe Hermann | 190f849 | 2008-10-25 18:03:50 +0000 | [diff] [blame] | 911 | {0x1106, 0x0586, "VIA VT82C586A/B", enable_flash_amd8111}, |
| 912 | {0x1106, 0x0686, "VIA VT82C686A/B", enable_flash_amd8111}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 913 | {0x1078, 0x0100, "AMD CS5530(A)", enable_flash_cs5530}, |
| 914 | {0x100b, 0x0510, "AMD SC1100", enable_flash_sc1100}, |
| 915 | {0x1039, 0x0008, "SiS5595", enable_flash_sis5595}, |
| 916 | {0x1022, 0x2080, "AMD CS5536", enable_flash_cs5536}, |
| 917 | {0x1022, 0x7468, "AMD8111", enable_flash_amd8111}, |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 918 | {0x1002, 0x438D, "ATI(AMD) SB600", enable_flash_sb600}, |
Niels Ole Salscheider | f63c0dc | 2008-12-05 11:58:43 +0000 | [diff] [blame] | 919 | {0x1002, 0x439d, "ATI(AMD) SB700", enable_flash_sb600}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 920 | {0x10B9, 0x1533, "ALi M1533", enable_flash_ali_m1533}, |
| 921 | {0x10de, 0x0050, "NVIDIA CK804", enable_flash_ck804}, /* LPC */ |
| 922 | {0x10de, 0x0051, "NVIDIA CK804", enable_flash_ck804}, /* Pro */ |
| 923 | /* Slave, should not be here, to fix known bug for A01. */ |
| 924 | {0x10de, 0x00d3, "NVIDIA CK804", enable_flash_ck804}, |
| 925 | {0x10de, 0x0260, "NVIDIA MCP51", enable_flash_ck804}, |
| 926 | {0x10de, 0x0261, "NVIDIA MCP51", enable_flash_ck804}, |
| 927 | {0x10de, 0x0262, "NVIDIA MCP51", enable_flash_ck804}, |
| 928 | {0x10de, 0x0263, "NVIDIA MCP51", enable_flash_ck804}, |
| 929 | {0x10de, 0x0360, "NVIDIA MCP55", enable_flash_mcp55}, /* M57SLI*/ |
| 930 | {0x10de, 0x0361, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */ |
| 931 | {0x10de, 0x0362, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */ |
| 932 | {0x10de, 0x0363, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */ |
| 933 | {0x10de, 0x0364, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */ |
| 934 | {0x10de, 0x0365, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */ |
| 935 | {0x10de, 0x0366, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */ |
| 936 | {0x10de, 0x0367, "NVIDIA MCP55", enable_flash_mcp55}, /* Pro */ |
Stefan Reinauer | 7f27464 | 2008-07-05 09:48:30 +0000 | [diff] [blame] | 937 | {0x10de, 0x0548, "NVIDIA MCP67", enable_flash_mcp55}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 938 | {0x1002, 0x4377, "ATI SB400", enable_flash_sb400}, |
| 939 | {0x1166, 0x0205, "Broadcom HT-1000", enable_flash_ht1000}, |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 940 | {0x1022, 0x3000, "AMD Elan SC520", get_flashbase_sc520}, |
Sven Schnelle | b5d677b | 2009-01-07 12:15:46 +0000 | [diff] [blame] | 941 | {0x1022, 0x7440, "AMD AMD-768", enable_flash_amd8111}, |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 942 | }; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 943 | |
Uwe Hermann | e5ac164 | 2008-03-12 11:54:51 +0000 | [diff] [blame] | 944 | void print_supported_chipsets(void) |
| 945 | { |
| 946 | int i; |
| 947 | |
| 948 | printf("\nSupported chipsets:\n\n"); |
| 949 | |
| 950 | for (i = 0; i < ARRAY_SIZE(enables); i++) |
| 951 | printf("%s (%04x:%04x)\n", enables[i].name, |
| 952 | enables[i].vendor, enables[i].device); |
| 953 | } |
| 954 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 955 | int chipset_flash_enable(void) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 956 | { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 957 | struct pci_dev *dev = 0; |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 958 | int ret = -2; /* Nothing! */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 959 | int i; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 960 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 961 | /* Now let's try to find the chipset we have... */ |
Uwe Hermann | e5ac164 | 2008-03-12 11:54:51 +0000 | [diff] [blame] | 962 | for (i = 0; i < ARRAY_SIZE(enables); i++) { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 963 | dev = pci_dev_find(enables[i].vendor, enables[i].device); |
| 964 | if (dev) |
| 965 | break; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 966 | } |
| 967 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 968 | if (dev) { |
Uwe Hermann | a502dce | 2007-10-17 23:55:15 +0000 | [diff] [blame] | 969 | printf("Found chipset \"%s\", enabling flash write... ", |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 970 | enables[i].name); |
| 971 | |
| 972 | ret = enables[i].doit(dev, enables[i].name); |
| 973 | if (ret) |
Uwe Hermann | a502dce | 2007-10-17 23:55:15 +0000 | [diff] [blame] | 974 | printf("FAILED!\n"); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 975 | else |
Uwe Hermann | ac30934 | 2007-10-10 17:42:20 +0000 | [diff] [blame] | 976 | printf("OK.\n"); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 977 | } |
| 978 | |
| 979 | return ret; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 980 | } |