blob: 308e19bdc5fa097669401cf040fe9621061cfc21 [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
Stefan Reinauer8fa64812009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
Carl-Daniel Hailfingera0a6ae92009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
Adam Kaufman064b1f22007-02-06 19:47:50 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000018 *
Uwe Hermannd1107642007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000022 */
23
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000027#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000028#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000029#include <stdio.h>
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +000030#include "hwaccess.h"
Patrick Georgie48654c2010-01-06 22:14:39 +000031#ifdef _WIN32
32#include <windows.h>
33#undef min
34#undef max
35#endif
Andriy Gapon65c1b862008-05-22 13:22:45 +000036
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000037typedef unsigned long chipaddr;
38
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000039enum programmer {
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000040#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000041 PROGRAMMER_INTERNAL,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000042#endif
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000043#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000044 PROGRAMMER_DUMMY,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000045#endif
46#if NIC3COM_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000047 PROGRAMMER_NIC3COM,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000048#endif
Uwe Hermann2bc98f62009-09-30 18:29:55 +000049#if GFXNVIDIA_SUPPORT == 1
50 PROGRAMMER_GFXNVIDIA,
51#endif
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000052#if DRKAISER_SUPPORT == 1
TURBO Jb0912c02009-09-02 23:00:46 +000053 PROGRAMMER_DRKAISER,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000054#endif
55#if SATASII_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000056 PROGRAMMER_SATASII,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000057#endif
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000058#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000059 PROGRAMMER_IT87SPI,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000060#endif
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +000061#if FT2232_SPI_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000062 PROGRAMMER_FT2232SPI,
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +000063#endif
Carl-Daniel Hailfinger6be74112009-08-12 16:17:41 +000064#if SERPROG_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000065 PROGRAMMER_SERPROG,
Carl-Daniel Hailfinger6be74112009-08-12 16:17:41 +000066#endif
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +000067#if BUSPIRATE_SPI_SUPPORT == 1
68 PROGRAMMER_BUSPIRATESPI,
69#endif
Carl-Daniel Hailfingerd38fac82010-01-19 11:15:48 +000070#if DEDIPROG_SUPPORT == 1
71 PROGRAMMER_DEDIPROG,
72#endif
Carl-Daniel Hailfinger37fc4692009-08-12 14:34:35 +000073 PROGRAMMER_INVALID /* This must always be the last entry. */
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000074};
75
76extern enum programmer programmer;
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000077
78struct programmer_entry {
79 const char *vendor;
80 const char *name;
81
82 int (*init) (void);
83 int (*shutdown) (void);
84
Uwe Hermannd1129ac2009-05-28 15:07:42 +000085 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
86 size_t len);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +000087 void (*unmap_flash_region) (void *virt_addr, size_t len);
88
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000089 void (*chip_writeb) (uint8_t val, chipaddr addr);
90 void (*chip_writew) (uint16_t val, chipaddr addr);
91 void (*chip_writel) (uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +000092 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000093 uint8_t (*chip_readb) (const chipaddr addr);
94 uint16_t (*chip_readw) (const chipaddr addr);
95 uint32_t (*chip_readl) (const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +000096 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +000097 void (*delay) (int usecs);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000098};
99
100extern const struct programmer_entry programmer_table[];
101
Uwe Hermann09e04f72009-05-16 22:36:00 +0000102int programmer_init(void);
103int programmer_shutdown(void);
104void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
105 size_t len);
106void programmer_unmap_flash_region(void *virt_addr, size_t len);
107void chip_writeb(uint8_t val, chipaddr addr);
108void chip_writew(uint16_t val, chipaddr addr);
109void chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000110void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Uwe Hermann09e04f72009-05-16 22:36:00 +0000111uint8_t chip_readb(const chipaddr addr);
112uint16_t chip_readw(const chipaddr addr);
113uint32_t chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000114void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000115void programmer_delay(int usecs);
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +0000116
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000117enum bitbang_spi_master {
118 BITBANG_SPI_INVALID /* This must always be the last entry. */
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000119};
120
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000121extern const int bitbang_spi_master_count;
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000122
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000123extern enum bitbang_spi_master bitbang_spi_master;
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000124
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000125struct bitbang_spi_master_entry {
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000126 void (*set_cs) (int val);
127 void (*set_sck) (int val);
128 void (*set_mosi) (int val);
129 int (*get_miso) (void);
130};
131
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000132#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
133
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000134enum chipbustype {
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000135 CHIP_BUSTYPE_NONE = 0,
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000136 CHIP_BUSTYPE_PARALLEL = 1 << 0,
137 CHIP_BUSTYPE_LPC = 1 << 1,
138 CHIP_BUSTYPE_FWH = 1 << 2,
139 CHIP_BUSTYPE_SPI = 1 << 3,
140 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
141 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
142};
143
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000144/*
145 * How many different contiguous runs of erase blocks with one size each do
146 * we have for a given erase function?
147 */
148#define NUM_ERASEREGIONS 5
149
150/*
151 * How many different erase functions do we have per chip?
152 */
153#define NUM_ERASEFUNCTIONS 5
154
Carl-Daniel Hailfinger4bf4e792010-01-09 03:15:50 +0000155#define FEATURE_REGISTERMAP (1 << 0)
156#define FEATURE_BYTEWRITES (1 << 1)
157#define FEATURE_ADDR_FULL (0 << 2)
158#define FEATURE_ADDR_MASK (3 << 2)
Sean Nelsonc57a9202010-01-04 17:15:23 +0000159
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000160struct flashchip {
Uwe Hermann76158682008-03-14 23:55:58 +0000161 const char *vendor;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000162 const char *name;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000163
164 enum chipbustype bustype;
165
Uwe Hermann394131e2008-10-18 21:14:13 +0000166 /*
167 * With 32bit manufacture_id and model_id we can cover IDs up to
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000168 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
169 * Identification code.
170 */
171 uint32_t manufacture_id;
172 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000173
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000174 int total_size;
175 int page_size;
Sean Nelsonc57a9202010-01-04 17:15:23 +0000176 int feature_bits;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000177
Uwe Hermann394131e2008-10-18 21:14:13 +0000178 /*
179 * Indicate if flashrom has been tested with this flash chip and if
Peter Stuge1159d582008-05-03 04:34:37 +0000180 * everything worked correctly.
181 */
182 uint32_t tested;
183
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000184 int (*probe) (struct flashchip *flash);
Maciej Pijankac6e11112009-06-03 14:46:22 +0000185
186 /* Delay after "enter/exit ID mode" commands in microseconds. */
187 int probe_timing;
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000188 int (*erase) (struct flashchip *flash);
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000189
190 /*
Carl-Daniel Hailfinger63ce4bb2009-12-22 13:04:53 +0000191 * Erase blocks and associated erase function. Any chip erase function
192 * is stored as chip-sized virtual block together with said function.
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000193 */
194 struct block_eraser {
195 struct eraseblock{
196 unsigned int size; /* Eraseblock size */
197 unsigned int count; /* Number of contiguous blocks with that size */
198 } eraseblocks[NUM_ERASEREGIONS];
199 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
200 } block_erasers[NUM_ERASEFUNCTIONS];
201
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000202 int (*write) (struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000203 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000204
Uwe Hermann372eeb52007-12-04 21:49:06 +0000205 /* Some flash devices have an additional register space. */
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000206 chipaddr virtual_memory;
207 chipaddr virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000208};
209
Peter Stuge1159d582008-05-03 04:34:37 +0000210#define TEST_UNTESTED 0
211
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000212#define TEST_OK_PROBE (1 << 0)
213#define TEST_OK_READ (1 << 1)
214#define TEST_OK_ERASE (1 << 2)
215#define TEST_OK_WRITE (1 << 3)
216#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
217#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
Carl-Daniel Hailfingera06287c2009-09-23 22:01:33 +0000218#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000219#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000220#define TEST_OK_MASK 0x0f
221
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000222#define TEST_BAD_PROBE (1 << 4)
223#define TEST_BAD_READ (1 << 5)
224#define TEST_BAD_ERASE (1 << 6)
225#define TEST_BAD_WRITE (1 << 7)
226#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000227#define TEST_BAD_MASK 0xf0
228
Maciej Pijankac6e11112009-06-03 14:46:22 +0000229/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
230 * field and zero delay.
231 *
232 * SPI devices will always have zero delay and ignore this field.
233 */
234#define TIMING_FIXME -1
235/* this is intentionally same value as fixme */
236#define TIMING_IGNORED -1
237#define TIMING_ZERO -2
238
Ollie Lho184a4042005-11-26 21:55:36 +0000239extern struct flashchip flashchips[];
240
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000241#if INTERNAL_SUPPORT == 1
Uwe Hermann05fab752009-05-16 23:42:17 +0000242struct penable {
243 uint16_t vendor_id;
244 uint16_t device_id;
245 int status;
246 const char *vendor_name;
247 const char *device_name;
248 int (*doit) (struct pci_dev *dev, const char *name);
249};
250
251extern const struct penable chipset_enables[];
252
253struct board_pciid_enable {
254 /* Any device, but make it sensible, like the ISA bridge. */
255 uint16_t first_vendor;
256 uint16_t first_device;
257 uint16_t first_card_vendor;
258 uint16_t first_card_device;
259
260 /* Any device, but make it sensible, like
261 * the host bridge. May be NULL.
262 */
263 uint16_t second_vendor;
264 uint16_t second_device;
265 uint16_t second_card_vendor;
266 uint16_t second_card_device;
267
Michael Karcher6701ee82010-01-20 14:14:11 +0000268 /* Pattern to match DMI entries */
269 const char *dmi_pattern;
270
Uwe Hermann05fab752009-05-16 23:42:17 +0000271 /* The vendor / part name from the coreboot table. */
272 const char *lb_vendor;
273 const char *lb_part;
274
275 const char *vendor_name;
276 const char *board_name;
277
278 int (*enable) (const char *name);
279};
280
281extern struct board_pciid_enable board_pciid_enables[];
282
283struct board_info {
284 const char *vendor;
285 const char *name;
286};
287
288extern const struct board_info boards_ok[];
289extern const struct board_info boards_bad[];
Uwe Hermanne1aa75e2009-06-18 14:04:44 +0000290extern const struct board_info laptops_ok[];
291extern const struct board_info laptops_bad[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000292#endif
Uwe Hermann05fab752009-05-16 23:42:17 +0000293
Uwe Hermann372eeb52007-12-04 21:49:06 +0000294/* udelay.c */
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000295void myusec_delay(int usecs);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000296void myusec_calibrate_delay(void);
Carl-Daniel Hailfinger36cc1c82009-12-24 03:11:55 +0000297void internal_delay(int usecs);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000298
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000299#if NEED_PCI == 1
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000300/* pcidev.c */
301#define PCI_OK 0
302#define PCI_NT 1 /* Not tested */
Rudolf Marek68720c72009-05-17 19:39:27 +0000303
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000304extern uint32_t io_base_addr;
305extern struct pci_access *pacc;
Uwe Hermann8403ccb2009-05-16 21:39:19 +0000306extern struct pci_dev *pcidev_dev;
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000307struct pcidev_status {
308 uint16_t vendor_id;
309 uint16_t device_id;
310 int status;
311 const char *vendor_name;
312 const char *device_name;
313};
TURBO Jb0912c02009-09-02 23:00:46 +0000314uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, struct pcidev_status *devs);
315uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, struct pcidev_status *devs, char *pcidev_bdf);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000316#endif
Uwe Hermannba290d12009-06-17 12:07:12 +0000317
318/* print.c */
319char *flashbuses_to_text(enum chipbustype bustype);
Carl-Daniel Hailfingerf5292052009-11-17 09:57:34 +0000320void print_supported(void);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000321#if (NIC3COM_SUPPORT == 1) || (GFXNVIDIA_SUPPORT == 1) || (DRKAISER_SUPPORT == 1) || (SATASII_SUPPORT == 1)
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000322void print_supported_pcidevs(struct pcidev_status *devs);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000323#endif
Carl-Daniel Hailfingerf5292052009-11-17 09:57:34 +0000324void print_supported_wiki(void);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000325
Uwe Hermann372eeb52007-12-04 21:49:06 +0000326/* board_enable.c */
Peter Stuge9d9399c2009-01-26 02:34:51 +0000327void w836xx_ext_enter(uint16_t port);
328void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000329uint8_t sio_read(uint16_t port, uint8_t reg);
330void sio_write(uint16_t port, uint8_t reg, uint8_t data);
331void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000332int board_flash_enable(const char *vendor, const char *part);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000333
Uwe Hermann372eeb52007-12-04 21:49:06 +0000334/* chipset_enable.c */
335int chipset_flash_enable(void);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000336
Stefan Reinauer0593f212009-01-26 01:10:48 +0000337/* physmap.c */
338void *physmap(const char *descr, unsigned long phys_addr, size_t len);
339void physunmap(void *virt_addr, size_t len);
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000340int setup_cpu_msr(int cpu);
341void cleanup_cpu_msr(void);
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +0000342
343/* cbtable.c */
344void lb_vendor_dev_from_string(char *boardstring);
345int coreboot_init(void);
346extern char *lb_part, *lb_vendor;
347extern int partvendor_from_cbtable;
Stefan Reinauer0593f212009-01-26 01:10:48 +0000348
Michael Karcher6701ee82010-01-20 14:14:11 +0000349/* dmi.c */
350extern int has_dmi_support;
351void dmi_init(void);
352int dmi_match(const char *pattern);
353
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000354/* internal.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000355#if NEED_PCI == 1
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000356struct superio {
357 uint16_t vendor;
358 uint16_t port;
359 uint16_t model;
360};
361extern struct superio superio;
362#define SUPERIO_VENDOR_NONE 0x0
363#define SUPERIO_VENDOR_ITE 0x1
Uwe Hermann2cac6862009-05-16 22:05:42 +0000364struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000365struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
Uwe Hermann2cac6862009-05-16 22:05:42 +0000366struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
367struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
368 uint16_t card_vendor, uint16_t card_device);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000369#endif
Carl-Daniel Hailfinger3b7e75a2009-05-14 21:41:10 +0000370void get_io_perms(void);
Carl-Daniel Hailfingerdb41c592009-08-09 21:50:24 +0000371void release_io_perms(void);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000372#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000373void probe_superio(void);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000374int internal_init(void);
375int internal_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000376void internal_chip_writeb(uint8_t val, chipaddr addr);
377void internal_chip_writew(uint16_t val, chipaddr addr);
378void internal_chip_writel(uint32_t val, chipaddr addr);
379uint8_t internal_chip_readb(const chipaddr addr);
380uint16_t internal_chip_readw(const chipaddr addr);
381uint32_t internal_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000382void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000383#endif
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000384void mmio_writeb(uint8_t val, void *addr);
385void mmio_writew(uint16_t val, void *addr);
386void mmio_writel(uint32_t val, void *addr);
387uint8_t mmio_readb(void *addr);
388uint16_t mmio_readw(void *addr);
389uint32_t mmio_readl(void *addr);
Carl-Daniel Hailfingercc1802d2010-01-06 10:21:00 +0000390
391/* programmer.c */
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000392int noop_shutdown(void);
Uwe Hermannc6915932009-05-17 23:12:17 +0000393void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
394void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000395uint8_t noop_chip_readb(const chipaddr addr);
396void noop_chip_writeb(uint8_t val, chipaddr addr);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000397void fallback_chip_writew(uint16_t val, chipaddr addr);
398void fallback_chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000399void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000400uint16_t fallback_chip_readw(const chipaddr addr);
401uint32_t fallback_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000402void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000403
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000404/* dummyflasher.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000405#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000406int dummy_init(void);
407int dummy_shutdown(void);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +0000408void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
409void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000410void dummy_chip_writeb(uint8_t val, chipaddr addr);
411void dummy_chip_writew(uint16_t val, chipaddr addr);
412void dummy_chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000413void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000414uint8_t dummy_chip_readb(const chipaddr addr);
415uint16_t dummy_chip_readw(const chipaddr addr);
416uint32_t dummy_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000417void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000418int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +0000419 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000420#endif
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000421
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000422/* nic3com.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000423#if NIC3COM_SUPPORT == 1
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000424int nic3com_init(void);
425int nic3com_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000426void nic3com_chip_writeb(uint8_t val, chipaddr addr);
427uint8_t nic3com_chip_readb(const chipaddr addr);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000428extern struct pcidev_status nics_3com[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000429#endif
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000430
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000431/* gfxnvidia.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000432#if GFXNVIDIA_SUPPORT == 1
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000433int gfxnvidia_init(void);
434int gfxnvidia_shutdown(void);
435void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
436uint8_t gfxnvidia_chip_readb(const chipaddr addr);
437extern struct pcidev_status gfx_nvidia[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000438#endif
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000439
TURBO Jb0912c02009-09-02 23:00:46 +0000440/* drkaiser.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000441#if DRKAISER_SUPPORT == 1
TURBO Jb0912c02009-09-02 23:00:46 +0000442int drkaiser_init(void);
443int drkaiser_shutdown(void);
444void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
445uint8_t drkaiser_chip_readb(const chipaddr addr);
446extern struct pcidev_status drkaiser_pcidev[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000447#endif
TURBO Jb0912c02009-09-02 23:00:46 +0000448
Rudolf Marek68720c72009-05-17 19:39:27 +0000449/* satasii.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000450#if SATASII_SUPPORT == 1
Rudolf Marek68720c72009-05-17 19:39:27 +0000451int satasii_init(void);
452int satasii_shutdown(void);
Rudolf Marek68720c72009-05-17 19:39:27 +0000453void satasii_chip_writeb(uint8_t val, chipaddr addr);
454uint8_t satasii_chip_readb(const chipaddr addr);
455extern struct pcidev_status satas_sii[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000456#endif
Rudolf Marek68720c72009-05-17 19:39:27 +0000457
Paul Fox05dfbe62009-06-16 21:08:06 +0000458/* ft2232_spi.c */
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000459#define FTDI_FT2232H 0x6010
460#define FTDI_FT4232H 0x6011
Paul Fox05dfbe62009-06-16 21:08:06 +0000461int ft2232_spi_init(void);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000462int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
Paul Fox05dfbe62009-06-16 21:08:06 +0000463int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Paul Fox05dfbe62009-06-16 21:08:06 +0000464int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
465
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000466/* bitbang_spi.c */
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000467extern int bitbang_spi_half_period;
468extern const struct bitbang_spi_master_entry bitbang_spi_master_table[];
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000469int bitbang_spi_init(void);
470int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
471int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
472int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf);
473
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +0000474/* buspirate_spi.c */
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000475struct buspirate_spispeeds {
476 const char *name;
477 const int speed;
478};
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +0000479int buspirate_spi_init(void);
480int buspirate_spi_shutdown(void);
481int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
482int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
483
Carl-Daniel Hailfingerd38fac82010-01-19 11:15:48 +0000484/* dediprog.c */
485int dediprog_init(void);
486int dediprog_shutdown(void);
487int dediprog_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
488int dediprog_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
489
Uwe Hermann0846f892007-08-23 13:34:59 +0000490/* flashrom.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000491extern enum chipbustype buses_supported;
492struct decode_sizes {
493 uint32_t parallel;
494 uint32_t lpc;
495 uint32_t fwh;
496 uint32_t spi;
497};
498extern struct decode_sizes max_rom_decode;
Carl-Daniel Hailfingeref58a9c2009-08-12 13:32:56 +0000499extern char *programmer_param;
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000500extern unsigned long flashbase;
Uwe Hermannad216bf2009-04-24 16:17:41 +0000501extern int verbose;
Carl-Daniel Hailfingera80cfbc2009-07-22 20:13:00 +0000502extern const char *flashrom_version;
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000503extern char *chip_to_probe;
Uwe Hermannad216bf2009-04-24 16:17:41 +0000504#define printf_debug(x...) { if (verbose) printf(x); }
Peter Stuge776d2022009-01-26 00:39:57 +0000505void map_flash_registers(struct flashchip *flash);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000506int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000507int erase_flash(struct flashchip *flash);
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000508struct flashchip *probe_flash(struct flashchip *first_flash, int force);
509int read_flash(struct flashchip *flash, char *filename);
510void check_chip_supported(struct flashchip *flash);
511int check_max_decode(enum chipbustype buses, uint32_t size);
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000512int min(int a, int b);
Carl-Daniel Hailfinger30f7cb22009-06-15 17:23:36 +0000513int max(int a, int b);
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000514char *extract_param(char **haystack, char *needle, char *delim);
Carl-Daniel Hailfinger30f7cb22009-06-15 17:23:36 +0000515int check_erased_range(struct flashchip *flash, int start, int len);
516int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
Uwe Hermannba290d12009-06-17 12:07:12 +0000517char *strcat_realloc(char *dest, const char *src);
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000518void print_version(void);
519int selfcheck(void);
Carl-Daniel Hailfinger552420b2009-12-24 02:15:55 +0000520int doit(struct flashchip *flash, int force, char *filename, int read_it, int write_it, int erase_it, int verify_it);
Uwe Hermannba290d12009-06-17 12:07:12 +0000521
522#define OK 0
523#define NT 1 /* Not tested */
Uwe Hermann0846f892007-08-23 13:34:59 +0000524
Sean Nelson51e97d72010-01-07 20:09:33 +0000525/* cli_output.c */
526int print(int type, const char *fmt, ...);
Carl-Daniel Hailfingerf8dda682010-01-09 03:22:31 +0000527#define MSG_ERROR 0
528#define MSG_INFO 1
529#define MSG_DEBUG 2
530#define MSG_BARF 3
531#define msg_gerr(...) print(MSG_ERROR, __VA_ARGS__) /* general errors */
532#define msg_perr(...) print(MSG_ERROR, __VA_ARGS__) /* programmer errors */
533#define msg_cerr(...) print(MSG_ERROR, __VA_ARGS__) /* chip errors */
534#define msg_ginfo(...) print(MSG_INFO, __VA_ARGS__) /* general info */
535#define msg_pinfo(...) print(MSG_INFO, __VA_ARGS__) /* programmer info */
536#define msg_cinfo(...) print(MSG_INFO, __VA_ARGS__) /* chip info */
537#define msg_gdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* general debug */
538#define msg_pdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* programmer debug */
539#define msg_cdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* chip debug */
540#define msg_gspew(...) print(MSG_BARF, __VA_ARGS__) /* general debug barf */
541#define msg_pspew(...) print(MSG_BARF, __VA_ARGS__) /* programmer debug barf */
542#define msg_cspew(...) print(MSG_BARF, __VA_ARGS__) /* chip debug barf */
Sean Nelson51e97d72010-01-07 20:09:33 +0000543
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000544/* cli_classic.c */
545int cli_classic(int argc, char *argv[]);
546
Uwe Hermann0846f892007-08-23 13:34:59 +0000547/* layout.c */
Peter Stuge7ffbc6f2008-06-18 02:08:40 +0000548int show_id(uint8_t *bios, int size, int force);
Uwe Hermann0846f892007-08-23 13:34:59 +0000549int read_romlayout(char *name);
550int find_romentry(char *name);
Carl-Daniel Hailfingerf5fb51c2009-08-19 15:19:18 +0000551int handle_romentries(uint8_t *buffer, struct flashchip *flash);
Uwe Hermann0846f892007-08-23 13:34:59 +0000552
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000553/* spi.c */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000554enum spi_controller {
555 SPI_CONTROLLER_NONE,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000556#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000557 SPI_CONTROLLER_ICH7,
558 SPI_CONTROLLER_ICH9,
559 SPI_CONTROLLER_IT87XX,
560 SPI_CONTROLLER_SB600,
561 SPI_CONTROLLER_VIA,
562 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000563#endif
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000564#if FT2232_SPI_SUPPORT == 1
Paul Fox05dfbe62009-06-16 21:08:06 +0000565 SPI_CONTROLLER_FT2232,
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000566#endif
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000567#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000568 SPI_CONTROLLER_DUMMY,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000569#endif
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +0000570#if BUSPIRATE_SPI_SUPPORT == 1
571 SPI_CONTROLLER_BUSPIRATE,
572#endif
Carl-Daniel Hailfingerd38fac82010-01-19 11:15:48 +0000573#if DEDIPROG_SUPPORT == 1
574 SPI_CONTROLLER_DEDIPROG,
575#endif
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000576 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000577};
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000578extern const int spi_programmer_count;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000579struct spi_command {
580 unsigned int writecnt;
581 unsigned int readcnt;
582 const unsigned char *writearr;
583 unsigned char *readarr;
584};
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000585struct spi_programmer {
586 int (*command)(unsigned int writecnt, unsigned int readcnt,
587 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000588 int (*multicommand)(struct spi_command *cmds);
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000589
590 /* Optimized functions for this programmer */
591 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
592 int (*write_256)(struct flashchip *flash, uint8_t *buf);
593};
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000594
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000595extern enum spi_controller spi_controller;
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000596extern const struct spi_programmer spi_programmer[];
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000597extern void *spibar;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000598int spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000599 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000600int spi_send_multicommand(struct spi_command *cmds);
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000601int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
602 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000603int default_spi_send_multicommand(struct spi_command *cmds);
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +0000604uint32_t spi_get_valid_read_addr(void);
Mats Erik Andersson44e1a192008-09-26 13:19:02 +0000605
Dominik Geyerb46acba2008-05-16 12:55:55 +0000606/* ichspi.c */
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000607int ich_init_opcodes(void);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000608int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000609 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000610int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000611int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000612int ich_spi_send_multicommand(struct spi_command *cmds);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000613
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000614/* it87spi.c */
615extern uint16_t it8716f_flashport;
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000616void enter_conf_mode_ite(uint16_t port);
617void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000618struct superio probe_superio_ite(void);
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000619int it87spi_init(void);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000620int it87xx_probe_spi_flash(const char *name);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000621int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000622 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000623int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000624int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000625
Jason Wanga3f04be2008-11-28 21:36:51 +0000626/* sb600spi.c */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000627int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Jason Wanga3f04be2008-11-28 21:36:51 +0000628 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000629int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000630int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000631extern uint8_t *sb600_spibar;
Jason Wanga3f04be2008-11-28 21:36:51 +0000632
Peter Stugebf196e92009-01-26 03:08:45 +0000633/* wbsio_spi.c */
634int wbsio_check_for_spi(const char *name);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000635int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000636 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000637int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000638int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
Peter Stugebf196e92009-01-26 03:08:45 +0000639
Urja Rannikko22915352009-06-23 11:33:43 +0000640/* serprog.c */
Urja Rannikko22915352009-06-23 11:33:43 +0000641int serprog_init(void);
642int serprog_shutdown(void);
643void serprog_chip_writeb(uint8_t val, chipaddr addr);
644uint8_t serprog_chip_readb(const chipaddr addr);
645void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
646void serprog_delay(int delay);
Carl-Daniel Hailfingere51ea102009-11-23 19:20:11 +0000647
648/* serial.c */
Patrick Georgie48654c2010-01-06 22:14:39 +0000649#if _WIN32
650typedef HANDLE fdtype;
651#else
652typedef int fdtype;
653#endif
654
Carl-Daniel Hailfingera4a9bfb2009-11-21 11:02:48 +0000655void sp_flush_incoming(void);
Patrick Georgie48654c2010-01-06 22:14:39 +0000656fdtype sp_openserport(char *dev, unsigned int baud);
Carl-Daniel Hailfingere51ea102009-11-23 19:20:11 +0000657void __attribute__((noreturn)) sp_die(char *msg);
Patrick Georgie48654c2010-01-06 22:14:39 +0000658extern fdtype sp_fd;
Carl-Daniel Hailfingerefa151e2010-01-06 16:09:10 +0000659int serialport_shutdown(void);
660int serialport_write(unsigned char *buf, unsigned int writecnt);
661int serialport_read(unsigned char *buf, unsigned int readcnt);
Uwe Hermann1432a602009-06-28 23:26:37 +0000662
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +0000663#include "chipdrivers.h"
664
Ollie Lho761bf1b2004-03-20 16:46:10 +0000665#endif /* !__FLASH_H__ */