blob: 90c23bc1bdc5dba63d6cc4be8966e0c556d406d2 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000028#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Uwe Hermannffec5f32007-08-23 16:08:21 +000047/* General functions for reading/writing Winbond Super I/Os. */
Peter Stuge9d9399c2009-01-26 02:34:51 +000048unsigned char wbsio_read(uint16_t index, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Andriy Gapon65c1b862008-05-22 13:22:45 +000050 OUTB(reg, index);
51 return INB(index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Peter Stuge9d9399c2009-01-26 02:34:51 +000054void wbsio_write(uint16_t index, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Andriy Gapon65c1b862008-05-22 13:22:45 +000056 OUTB(reg, index);
57 OUTB(data, index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Peter Stuge9d9399c2009-01-26 02:34:51 +000060void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Andriy Gapon65c1b862008-05-22 13:22:45 +000064 OUTB(reg, index);
65 tmp = INB(index + 1) & ~mask;
66 OUTB(tmp | (data & mask), index + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Uwe Hermannffec5f32007-08-23 16:08:21 +000069/**
70 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000071 *
72 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +000073 * - Agami Aruma
74 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000075 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000076static int w83627hf_gpio24_raise(uint16_t index, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000077{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000078 w836xx_ext_enter(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000079
Uwe Hermann372eeb52007-12-04 21:49:06 +000080 /* Is this the W83627HF? */
81 if (wbsio_read(index, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000082 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Ronald G. Minnichfa496922007-10-12 21:22:40 +000083 name, wbsio_read(index, 0x20));
84 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000085 return -1;
86 }
87
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000088 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000089 wbsio_mask(index, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000090
Uwe Hermann372eeb52007-12-04 21:49:06 +000091 /* Select logical device 8: GPIO port 2 */
92 wbsio_write(index, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000093
Ronald G. Minnichfa496922007-10-12 21:22:40 +000094 wbsio_mask(index, 0x30, 0x01, 0x01); /* Activate logical device. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000095 wbsio_mask(index, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000096 wbsio_mask(index, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000097 wbsio_mask(index, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000098
Ronald G. Minnichfa496922007-10-12 21:22:40 +000099 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000100
101 return 0;
102}
103
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000104static int w83627hf_gpio24_raise_2e(const char *name)
105{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000106 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000107}
108
109/**
110 * Winbond W83627THF: GPIO 4, bit 4
111 *
112 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000113 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000114 * - MSI K8N-NEO3
115 */
116static int w83627thf_gpio4_4_raise(uint16_t index, const char *name)
117{
118 w836xx_ext_enter(index);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000119
120 /* Is this the W83627THF? */
121 if (wbsio_read(index, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000122 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
123 name, wbsio_read(index, 0x20));
124 w836xx_ext_leave(index);
125 return -1;
126 }
127
128 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
129
Uwe Hermann372eeb52007-12-04 21:49:06 +0000130 wbsio_write(index, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
131 wbsio_mask(index, 0x30, 0x02, 0x02); /* Activate logical device. */
132 wbsio_mask(index, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
133 wbsio_mask(index, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
134 wbsio_mask(index, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000135
136 w836xx_ext_leave(index);
137
138 return 0;
139}
140
Peter Stugecce26822008-07-21 17:48:40 +0000141static int w83627thf_gpio4_4_raise_2e(const char *name)
142{
143 return w83627thf_gpio4_4_raise(0x2e, name);
144}
145
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000146static int w83627thf_gpio4_4_raise_4e(const char *name)
147{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000149}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000150
Uwe Hermannffec5f32007-08-23 16:08:21 +0000151/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000152 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000153 */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000154static void w836xx_memw_enable(uint16_t index)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000155{
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000156 w836xx_ext_enter(index);
157 if (!(wbsio_read(index, 0x24) & 0x02)) { /* Flash ROM enabled? */
158 /* Enable MEMW# and set ROM size select to max. (4M). */
159 wbsio_mask(index, 0x24, 0x28, 0x28);
160 }
161 w836xx_ext_leave(index);
162}
163
164/**
165 * Common routine for several VT823x based boards.
166 */
167static void vt823x_set_all_writes_to_lpc(struct pci_dev *dev)
168{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000169 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000170
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000171 /* All memory cycles, not just ROM ones, go to LPC. */
172 val = pci_read_byte(dev, 0x59);
173 val &= ~0x80;
174 pci_write_byte(dev, 0x59, val);
175}
176
177/**
178 * VT823x: Set one of the GPIO pins.
179 */
180static void vt823x_gpio_set(struct pci_dev *dev, uint8_t gpio, int raise)
181{
182 uint16_t base;
183 uint8_t val, bit;
184
185 if ((gpio < 12) || (gpio > 15)) {
186 fprintf(stderr, "\nERROR: "
187 "VT823x GPIO%02d is not implemented.\n", gpio);
188 return;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000189 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000190
Uwe Hermanna7e05482007-05-09 10:17:44 +0000191 /* GPIO12-15 -> output */
192 val = pci_read_byte(dev, 0xE4);
193 val |= 0x10;
194 pci_write_byte(dev, 0xE4, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000195
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000196 /* Now raise/drop the GPIO line itself. */
197 bit = 0x01 << (gpio - 8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000198
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000199 /* We need the I/O Base Address for this board's flash enable. */
200 base = pci_read_word(dev, 0x88) & 0xff80;
201
Andriy Gapon65c1b862008-05-22 13:22:45 +0000202 val = INB(base + 0x4D);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000203 if (raise)
204 val |= bit;
205 else
206 val &= ~bit;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000207 OUTB(val, base + 0x4D);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000208}
209
210/**
211 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
212 *
213 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
214 */
215static int board_via_epia_m(const char *name)
216{
217 struct pci_dev *dev;
218
219 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
220 if (!dev) {
221 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
222 return -1;
223 }
224
225 /* GPIO15 is connected to write protect. */
226 vt823x_gpio_set(dev, 15, 1);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000227
Uwe Hermanna7e05482007-05-09 10:17:44 +0000228 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000229}
230
Uwe Hermannffec5f32007-08-23 16:08:21 +0000231/**
Luc Verhaegen32707542007-07-04 17:51:49 +0000232 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000233 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
234 * - Tyan Tomcat K7M: AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000235 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000236static int board_asus_a7v8x_mx(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000237{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000238 struct pci_dev *dev;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000239
Uwe Hermanna7e05482007-05-09 10:17:44 +0000240 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
Luc Verhaegen32707542007-07-04 17:51:49 +0000241 if (!dev)
242 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000243 if (!dev) {
Luc Verhaegen32707542007-07-04 17:51:49 +0000244 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000245 return -1;
246 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000247
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000248 vt823x_set_all_writes_to_lpc(dev);
249 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000250
Uwe Hermanna7e05482007-05-09 10:17:44 +0000251 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000252}
253
Uwe Hermannffec5f32007-08-23 16:08:21 +0000254/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000255 * Suited for VIAs EPIA SP and EPIA CN.
Luc Verhaegen97866082008-02-09 02:03:06 +0000256 */
257static int board_via_epia_sp(const char *name)
258{
259 struct pci_dev *dev;
Luc Verhaegen97866082008-02-09 02:03:06 +0000260
261 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
262 if (!dev) {
263 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
264 return -1;
265 }
266
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000267 vt823x_set_all_writes_to_lpc(dev);
268
269 return 0;
270}
271
272/**
273 * Suited for EPoX EP-8K5A2.
274 */
275static int board_epox_ep_8k5a2(const char *name)
276{
277 struct pci_dev *dev;
278
279 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
280 if (!dev) {
281 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
282 return -1;
283 }
284
285 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000286
287 return 0;
288}
289
290/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000291 * Suited for ASUS P5A.
292 *
293 * This is rather nasty code, but there's no way to do this cleanly.
294 * We're basically talking to some unknown device on SMBus, my guess
295 * is that it is the Winbond W83781D that lives near the DIP BIOS.
296 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000297static int board_asus_p5a(const char *name)
298{
299 uint8_t tmp;
300 int i;
301
302#define ASUSP5A_LOOP 5000
303
Andriy Gapon65c1b862008-05-22 13:22:45 +0000304 OUTB(0x00, 0xE807);
305 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000306
Andriy Gapon65c1b862008-05-22 13:22:45 +0000307 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000308
309 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000310 OUTB(0xE1, 0xFF);
311 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000312 break;
313 }
314
315 if (i == ASUSP5A_LOOP) {
316 printf("%s: Unable to contact device.\n", name);
317 return -1;
318 }
319
Andriy Gapon65c1b862008-05-22 13:22:45 +0000320 OUTB(0x20, 0xE801);
321 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000322
Andriy Gapon65c1b862008-05-22 13:22:45 +0000323 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000324
325 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000326 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000327 if (tmp & 0x70)
328 break;
329 }
330
331 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
332 printf("%s: failed to read device.\n", name);
333 return -1;
334 }
335
Andriy Gapon65c1b862008-05-22 13:22:45 +0000336 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000337 tmp &= ~0x02;
338
Andriy Gapon65c1b862008-05-22 13:22:45 +0000339 OUTB(0x00, 0xE807);
340 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000341
Andriy Gapon65c1b862008-05-22 13:22:45 +0000342 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000343
Andriy Gapon65c1b862008-05-22 13:22:45 +0000344 OUTB(0xFF, 0xE800);
345 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000346
Andriy Gapon65c1b862008-05-22 13:22:45 +0000347 OUTB(0x20, 0xE801);
348 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000349
Andriy Gapon65c1b862008-05-22 13:22:45 +0000350 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000351
352 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000353 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000354 if (tmp & 0x70)
355 break;
356 }
357
358 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
359 printf("%s: failed to write to device.\n", name);
360 return -1;
361 }
362
363 return 0;
364}
365
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000366static int board_ibm_x3455(const char *name)
367{
368 uint8_t byte;
369
Uwe Hermanne823ee02007-06-05 15:02:18 +0000370 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000371 OUTB(0x45, 0xcd6);
372 byte = INB(0xcd7);
373 OUTB(byte | 0x20, 0xcd7);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000374
375 return 0;
376}
377
Mondrian Nuessled5df3302009-03-30 13:20:01 +0000378static int board_hp_dl145_g3_enable(const char *name)
379{
380 uint8_t byte;
381
382 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
383 OUTB(0x44, 0xcd6); /* GPIO 0 reg from PM regs */
384 byte = INB(0xcd7);
385 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
386 OUTB(byte | 0x24, 0xcd7);
387
388 return 0;
389}
390
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000391/**
392 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
393 */
394static int board_epox_ep_bx3(const char *name)
395{
396 uint8_t tmp;
397
398 /* Raise GPIO22. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000399 tmp = INB(0x4036);
400 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000401
402 tmp |= 0x40;
403
Andriy Gapon65c1b862008-05-22 13:22:45 +0000404 OUTB(tmp, 0x4036);
405 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000406
407 return 0;
408}
409
Uwe Hermannffec5f32007-08-23 16:08:21 +0000410/**
Uwe Hermann372eeb52007-12-04 21:49:06 +0000411 * Suited for Acorp 6A815EPD.
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000412 */
413static int board_acorp_6a815epd(const char *name)
414{
415 struct pci_dev *dev;
416 uint16_t port;
417 uint8_t val;
418
Uwe Hermann394131e2008-10-18 21:14:13 +0000419 dev = pci_dev_find(0x8086, 0x2440); /* Intel ICH2 LPC */
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000420 if (!dev) {
421 fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
422 return -1;
423 }
424
425 /* Use GPIOBASE register to find where the GPIO is mapped. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000426 port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000427
Andriy Gapon65c1b862008-05-22 13:22:45 +0000428 val = INB(port);
Uwe Hermann394131e2008-10-18 21:14:13 +0000429 val |= 0x80; /* Top Block Lock -- pin 8 of PLCC32 */
430 val |= 0x40; /* Lower Blocks Lock -- pin 7 of PLCC32 */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000431 OUTB(val, port);
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000432
433 return 0;
434}
435
436/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000437 * Suited for Artec Group DBE61 and DBE62.
438 */
439static int board_artecgroup_dbe6x(const char *name)
440{
441#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
442#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
443#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
444#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
445#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
446#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
447#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
448#define DBE6x_BOOT_LOC_FLASH (2)
449#define DBE6x_BOOT_LOC_FWHUB (3)
450
451 unsigned long msr[2];
452 int msr_fd;
453 unsigned long boot_loc;
454
455 msr_fd = open("/dev/cpu/0/msr", O_RDWR);
456 if (msr_fd == -1) {
457 perror("open /dev/cpu/0/msr");
458 return -1;
459 }
460
461 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
462 perror("lseek");
463 close(msr_fd);
464 return -1;
465 }
466
Uwe Hermann394131e2008-10-18 21:14:13 +0000467 if (read(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000468 perror("read");
469 close(msr_fd);
470 return -1;
471 }
472
473 if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
474 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
475 boot_loc = DBE6x_BOOT_LOC_FWHUB;
476 else
477 boot_loc = DBE6x_BOOT_LOC_FLASH;
478
479 msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
480 msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000481 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000482
483 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
484 perror("lseek");
485 close(msr_fd);
486 return -1;
487 }
488
Uwe Hermann394131e2008-10-18 21:14:13 +0000489 if (write(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000490 perror("write");
491 close(msr_fd);
492 return -1;
493 }
494
495 close(msr_fd);
496 return 0;
497}
498
Uwe Hermann93f66db2008-05-22 21:19:38 +0000499/**
500 * Set the specified GPIO on the specified ICHx southbridge to high.
501 *
502 * @param name The name of this board.
503 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
504 * @param ich_device PCI device ID of the specified ICHx southbridge.
505 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
506 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
507 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
508 * @param gpio_bit The bit (GPIO) which shall be set to high.
509 * @return If the write-enable was successful return 0, otherwise return -1.
510 */
511static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
512 uint16_t ich_device, uint8_t gpiobase_reg,
513 uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
514 unsigned int gpio_bit)
515{
516 struct pci_dev *dev;
517 uint16_t gpiobar;
518 uint32_t reg32;
519
Uwe Hermann394131e2008-10-18 21:14:13 +0000520 dev = pci_dev_find(ich_vendor, ich_device); /* Intel ICHx LPC */
Uwe Hermann93f66db2008-05-22 21:19:38 +0000521 if (!dev) {
522 fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
523 ich_vendor, ich_device);
524 return -1;
525 }
526
527 /* Use GPIOBASE register to find the I/O space for GPIO. */
528 gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;
529
530 /* Set specified GPIO to high. */
531 reg32 = INL(gpiobar + gp_lvl);
532 reg32 |= (1 << gpio_bit);
533 OUTL(reg32, gpiobar + gp_lvl);
534
535 return 0;
536}
537
538/**
539 * Suited for ASUS P4B266.
540 */
541static int ich2_gpio22_raise(const char *name)
542{
543 return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
544}
545
Peter Stuge09c13332009-02-02 22:55:26 +0000546/**
547 * Suited for MSI MS-7046.
548 */
549static int ich6_gpio19_raise(const char *name)
550{
551 return ich_gpio_raise(name, 0x8086, 0x2640, 0x48, 0x0c, 0xffc0, 19);
552}
553
Stefan Reinauerac378972008-03-17 22:59:40 +0000554static int board_kontron_986lcd_m(const char *name)
555{
556 struct pci_dev *dev;
557 uint16_t gpiobar;
558 uint32_t val;
559
560#define ICH7_GPIO_LVL2 0x38
561
Uwe Hermann394131e2008-10-18 21:14:13 +0000562 dev = pci_dev_find(0x8086, 0x27b8); /* Intel ICH7 LPC */
Stefan Reinauerac378972008-03-17 22:59:40 +0000563 if (!dev) {
564 // This will never happen on this board
565 fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
566 return -1;
567 }
568
569 /* Use GPIOBASE register to find where the GPIO is mapped. */
570 gpiobar = pci_read_word(dev, 0x48) & 0xfffc;
571
Andriy Gapon65c1b862008-05-22 13:22:45 +0000572 val = INL(gpiobar + ICH7_GPIO_LVL2); /* GP_LVL2 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000573 printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);
574
575 /* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
576 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
577 * bit 3 (0x08) = 0 #WP --> block locking = 1
578 * bit 3 (0x08) = 1 #WP --> block locking = 0
579 *
580 * To enable full block locking, you would do:
581 * val &= ~ ((1 << 2) | (1 << 3));
582 */
583 val |= (1 << 2) | (1 << 3);
584
Andriy Gapon65c1b862008-05-22 13:22:45 +0000585 OUTL(val, gpiobar + ICH7_GPIO_LVL2);
Stefan Reinauerac378972008-03-17 22:59:40 +0000586
587 return 0;
588}
589
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000590/**
Peter Stuge4aa71562008-06-11 02:22:42 +0000591 * Suited for:
592 * - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
Peter Stuge663f1712008-06-13 01:39:45 +0000593 * - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
Peter Stuge4aa71562008-06-11 02:22:42 +0000594 */
595static int board_biostar_p4m80_m4(const char *name)
596{
597 /* enter IT87xx conf mode */
598 OUTB(0x87, 0x2e);
599 OUTB(0x01, 0x2e);
600 OUTB(0x55, 0x2e);
601 OUTB(0x55, 0x2e);
602
603 /* select right flash chip */
604 wbsio_mask(0x2e, 0x22, 0x80, 0x80);
605
606 /* bit 3: flash chip write enable
607 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
608 */
609 wbsio_mask(0x2e, 0x24, 0x04, 0x04);
610
611 /* exit IT87xx conf mode */
612 wbsio_write(0x2, 0x2e, 0x2);
613
614 return 0;
615}
616
617/**
Sean Nelsonb20953c2008-08-19 21:51:39 +0000618 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
619 *
620 * Suited for:
621 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
622 * - MSI KT3 Ultra2: AMD K7 + VIA KT333 + VT8235
623 */
624static int board_msi_kt4v(const char *name)
625{
626 struct pci_dev *dev;
627 uint8_t val;
Sean Nelsonb20953c2008-08-19 21:51:39 +0000628
629 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
630 if (!dev) {
631 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
632 return -1;
633 }
634
635 val = pci_read_byte(dev, 0x59);
636 val &= 0x0c;
637 pci_write_byte(dev, 0x59, val);
638
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000639 vt823x_gpio_set(dev, 12, 1);
640 w836xx_memw_enable(0x2E);
Sean Nelsonb20953c2008-08-19 21:51:39 +0000641
642 return 0;
643}
644
645/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000646 * We use 2 sets of IDs here, you're free to choose which is which. This
647 * is to provide a very high degree of certainty when matching a board on
648 * the basis of subsystem/card IDs. As not every vendor handles
649 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000650 *
Luc Verhaegenc5210162009-04-20 12:38:17 +0000651 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
652 * NULLed if they don't identify the board fully. But please take care to
653 * provide an as complete set of pci ids as possible; autodetection is the
654 * preferred behaviour and we would like to make sure that matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000655 *
Luc Verhaegenc5210162009-04-20 12:38:17 +0000656 * The coreboot ids are used two fold. When running with a coreboot firmware,
657 * the ids uniquely matches the coreboot board identification string. When a
658 * legacy bios is installed and when autodetection is not possible, these ids
659 * can be used to identify the board through the -m command line argument.
660 *
661 * When a board is identified through its coreboot ids (in both cases), the
662 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000663 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000664struct board_pciid_enable {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000665 /* Any device, but make it sensible, like the ISA bridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000666 uint16_t first_vendor;
667 uint16_t first_device;
668 uint16_t first_card_vendor;
669 uint16_t first_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000670
Luc Verhaegenc5210162009-04-20 12:38:17 +0000671 /* Any device, but make it sensible, like
Uwe Hermann372eeb52007-12-04 21:49:06 +0000672 * the host bridge. May be NULL.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000673 */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000674 uint16_t second_vendor;
675 uint16_t second_device;
676 uint16_t second_card_vendor;
677 uint16_t second_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000678
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000679 /* The vendor / part name from the coreboot table. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000680 const char *lb_vendor;
681 const char *lb_part;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000682
Uwe Hermanna93045c2009-05-09 00:47:04 +0000683 const char *vendor_name;
684 const char *board_name;
685
Uwe Hermanna7e05482007-05-09 10:17:44 +0000686 int (*enable) (const char *name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000687};
688
Uwe Hermanndeeebe22009-05-08 16:23:34 +0000689/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000690struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermanna93045c2009-05-09 00:47:04 +0000691 /* first pci-id set [4], second pci-id set [4], coreboot id [2], vendor name board name flash enable */
692 {0x8086, 0x1130, 0, 0, 0x105a, 0x0d30, 0x105a, 0x4d33, "acorp", "6a815epd", "Acorp", "6A815EPD", board_acorp_6a815epd},
693 {0x1022, 0x746B, 0x1022, 0x36C0, 0, 0, 0, 0, "AGAMI", "ARUMA", "agami", "Aruma", w83627hf_gpio24_raise_2e},
694 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe61", "Artec Group", "DBE61", board_artecgroup_dbe6x},
695 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe62", "Artec Group", "DBE62", board_artecgroup_dbe6x},
696 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, "ASUS", "A7V8-MX SE", board_asus_a7v8x_mx},
697 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, "ASUS", "P4B266", ich2_gpio22_raise},
698 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "asus", "p5a", "ASUS", "P5A", board_asus_p5a},
699 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, "BioStar", "P4M80-M4", board_biostar_p4m80_m4},
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000700 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, "EPoX", "EP-8K5A2", board_epox_ep_8k5a2},
Uwe Hermanna93045c2009-05-09 00:47:04 +0000701 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, "epox", "ep-bx3", "EPoX", "EP-BX3", board_epox_ep_bx3},
702 {0x1039, 0x0761, 0, 0, 0, 0, 0, 0, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", it87xx_probe_spi_flash},
703 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, "GIGABYTE", "GA-7VT600", board_biostar_p4m80_m4},
704 {0x10de, 0x0360, 0, 0, 0, 0, 0, 0, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", it87xx_probe_spi_flash},
705 {0x10de, 0x03e0, 0, 0, 0, 0, 0, 0, "gigabyte", "m61p", "GIGABYTE", "GA-M61P-S3", it87xx_probe_spi_flash},
706 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4385, 0x1458, 0x4385, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", it87xx_probe_spi_flash},
707 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, "gigabyte", "ma790fx-dq6", "GIGABYTE", "GA-MA790FX-DQ6", it87xx_probe_spi_flash},
708 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, "hp", "dl145_g3", "HP", "DL145 G3", board_hp_dl145_g3_enable},
709 {0x1166, 0x0205, 0x1014, 0x0347, 0, 0, 0, 0, "ibm", "x3455", "IBM", "x3455", board_ibm_x3455},
710 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, "Intel", "D201GLY", wbsio_check_for_spi},
711 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, "iwill", "dk8_htx", "IWILL", "DK8-HTX", w83627hf_gpio24_raise_2e},
Uwe Hermann0ab42982008-12-22 16:40:45 +0000712 /* Note: There are >= 2 version of the Kontron 986LCD-M/mITX! */
Uwe Hermanna93045c2009-05-09 00:47:04 +0000713 {0x8086, 0x27b8, 0, 0, 0, 0, 0, 0, "kontron", "986lcd-m", "Kontron", "986LCD-M", board_kontron_986lcd_m},
714 {0x10ec, 0x8168, 0x10ec, 0x8168, 0x104c, 0x8023, 0x104c, 0x8019, "kontron", "986lcd-m", "Kontron", "986LCD-M", board_kontron_986lcd_m},
715 {0x10de, 0x005e, 0, 0, 0, 0, 0, 0, "msi", "k8n-neo3", "MSI", "K8N Neo3", w83627thf_gpio4_4_raise_4e},
716 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, "MSI", "K8T Neo2", w83627thf_gpio4_4_raise_2e},
717 {0x1106, 0x0571, 0x1462, 0x7120, 0, 0, 0, 0, "msi", "kt4v", "MSI", "KT4V", board_msi_kt4v},
718 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, "MSI", "MS-7046", ich6_gpio19_raise},
Uwe Hermanndeeebe22009-05-08 16:23:34 +0000719 /* SB600 LPC, RD790 North. Neither are specific to the GA-MA790FX-DQ6. The coreboot ID is here to be able to trigger the board enable more easily. */
Uwe Hermanna93045c2009-05-09 00:47:04 +0000720 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, "Tyan", "Tomcat K7M", board_asus_a7v8x_mx},
721 {0x1106, 0x0314, 0x1106, 0xaa08, 0x1106, 0x3227, 0x1106, 0xAA08, NULL, NULL, "VIA", "EPIA-CN", board_via_epia_sp},
722 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, "VIA", "EPIA M/MII/...", board_via_epia_m},
723 {0x1106, 0x3227, 0x1106, 0xAA01, 0x1106, 0x0259, 0x1106, 0xAA01, NULL, NULL, "VIA", "EPIA SP", board_via_epia_sp},
724 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, "via", "pc3500g", "VIA", "PC3500G", it87xx_probe_spi_flash},
725 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000726};
727
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000728void print_supported_boards(void)
729{
730 int i;
731
732 printf("\nSupported mainboards (this list is not exhaustive!):\n\n");
733
Uwe Hermanna93045c2009-05-09 00:47:04 +0000734 for (i = 0; board_pciid_enables[i].vendor_name != NULL; i++) {
Uwe Hermann23c3d952008-03-13 18:41:07 +0000735 if (board_pciid_enables[i].lb_vendor != NULL) {
Uwe Hermanna93045c2009-05-09 00:47:04 +0000736 printf("%s %s (-m %s:%s)\n",
737 board_pciid_enables[i].vendor_name,
738 board_pciid_enables[i].board_name,
Uwe Hermann23c3d952008-03-13 18:41:07 +0000739 board_pciid_enables[i].lb_vendor,
740 board_pciid_enables[i].lb_part);
741 } else {
Uwe Hermanna93045c2009-05-09 00:47:04 +0000742 printf("%s %s (autodetected)\n",
743 board_pciid_enables[i].vendor_name,
744 board_pciid_enables[i].board_name);
Uwe Hermann23c3d952008-03-13 18:41:07 +0000745 }
746 }
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000747
748 printf("\nSee also: http://coreboot.org/Flashrom\n");
749}
750
Uwe Hermannffec5f32007-08-23 16:08:21 +0000751/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000752 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +0000753 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000754 */
Uwe Hermann394131e2008-10-18 21:14:13 +0000755static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
756 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000757{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000758 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000759 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000760
Uwe Hermanna93045c2009-05-09 00:47:04 +0000761 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +0000762 if (vendor && (!board->lb_vendor
763 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000764 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000765
Peter Stuge0b9c5f32008-07-02 00:47:30 +0000766 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000767 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000768
Uwe Hermanna7e05482007-05-09 10:17:44 +0000769 if (!pci_dev_find(board->first_vendor, board->first_device))
770 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000771
Uwe Hermanna7e05482007-05-09 10:17:44 +0000772 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +0000773 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000774 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000775
776 if (vendor)
777 return board;
778
779 if (partmatch) {
780 /* a second entry has a matching part name */
781 printf("AMBIGUOUS BOARD NAME: %s\n", part);
782 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000783 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +0000784 printf("Please use the full -m vendor:part syntax.\n");
785 return NULL;
786 }
787 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000788 }
Uwe Hermann372eeb52007-12-04 21:49:06 +0000789
Peter Stuge6b53fed2008-01-27 16:21:21 +0000790 if (partmatch)
791 return partmatch;
792
Peter Stuge00019d92008-07-02 00:59:29 +0000793 printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000794 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000795}
796
Uwe Hermannffec5f32007-08-23 16:08:21 +0000797/**
798 * Match boards on PCI IDs and subsystem IDs.
799 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000800 */
801static struct board_pciid_enable *board_match_pci_card_ids(void)
802{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000803 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000804
Uwe Hermanna93045c2009-05-09 00:47:04 +0000805 for (; board->vendor_name; board++) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000806 if (!board->first_card_vendor || !board->first_card_device)
807 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000808
Uwe Hermanna7e05482007-05-09 10:17:44 +0000809 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +0000810 board->first_card_vendor,
811 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000812 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000813
Uwe Hermanna7e05482007-05-09 10:17:44 +0000814 if (board->second_vendor) {
815 if (board->second_card_vendor) {
816 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +0000817 board->second_device,
818 board->second_card_vendor,
819 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000820 continue;
821 } else {
822 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +0000823 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000824 continue;
825 }
826 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000827
Uwe Hermanna7e05482007-05-09 10:17:44 +0000828 return board;
829 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000830
Uwe Hermanna7e05482007-05-09 10:17:44 +0000831 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000832}
833
Uwe Hermann372eeb52007-12-04 21:49:06 +0000834int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000835{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000836 struct board_pciid_enable *board = NULL;
837 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000838
Peter Stuge6b53fed2008-01-27 16:21:21 +0000839 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000840 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000841
Uwe Hermanna7e05482007-05-09 10:17:44 +0000842 if (!board)
843 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000844
Uwe Hermanna7e05482007-05-09 10:17:44 +0000845 if (board) {
Uwe Hermanna93045c2009-05-09 00:47:04 +0000846 printf("Found board \"%s %s\", enabling flash write... ",
847 board->vendor_name, board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000848
Uwe Hermanna93045c2009-05-09 00:47:04 +0000849 ret = board->enable(board->vendor_name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000850 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +0000851 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000852 else
853 printf("OK.\n");
854 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000855
Uwe Hermanna7e05482007-05-09 10:17:44 +0000856 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000857}