blob: be7f234998a52a0144bac4ada36e7ee361a8d62e [file] [log] [blame]
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +00004 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00005 * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl>
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00006 * Copyright (C) 2008 coresystems GmbH
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22/*
23 * Contains the ITE IT87* SPI specific routines
24 */
25
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000026#if defined(__i386__) || defined(__x86_64__)
27
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000028#include <string.h>
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +000029#include <stdlib.h>
Vadim Girlin4dd0f902013-08-24 12:18:17 +000030#include <errno.h>
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000031#include "flash.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000032#include "chipdrivers.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000033#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000034#include "hwaccess.h"
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000035#include "spi.h"
36
37#define ITE_SUPERIO_PORT1 0x2e
38#define ITE_SUPERIO_PORT2 0x4e
39
Vadim Girlin4dd0f902013-08-24 12:18:17 +000040static uint16_t it8716f_flashport = 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000041/* use fast 33MHz SPI (<>0) or slow 16MHz (0) */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +000042static int fast_spi = 1;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000043
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000044/* Helper functions for most recent ITE IT87xx Super I/O chips */
45#define CHIP_ID_BYTE1_REG 0x20
46#define CHIP_ID_BYTE2_REG 0x21
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000047#define CHIP_VER_REG 0x22
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048void enter_conf_mode_ite(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000049{
Andriy Gapon65c1b862008-05-22 13:22:45 +000050 OUTB(0x87, port);
51 OUTB(0x01, port);
52 OUTB(0x55, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000053 if (port == ITE_SUPERIO_PORT1)
Andriy Gapon65c1b862008-05-22 13:22:45 +000054 OUTB(0x55, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000055 else
Andriy Gapon65c1b862008-05-22 13:22:45 +000056 OUTB(0xaa, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000057}
58
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000059void exit_conf_mode_ite(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000060{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061 sio_write(port, 0x02, 0x02);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000062}
63
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000064uint16_t probe_id_ite(uint16_t port)
65{
66 uint16_t id;
67
68 enter_conf_mode_ite(port);
69 id = sio_read(port, CHIP_ID_BYTE1_REG) << 8;
70 id |= sio_read(port, CHIP_ID_BYTE2_REG);
71 exit_conf_mode_ite(port);
72
73 return id;
74}
75
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000076void probe_superio_ite(void)
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000077{
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000078 struct superio s = {0};
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000079 uint16_t ite_ports[] = {ITE_SUPERIO_PORT1, ITE_SUPERIO_PORT2, 0};
80 uint16_t *i = ite_ports;
81
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000082 s.vendor = SUPERIO_VENDOR_ITE;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000083 for (; *i; i++) {
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000084 s.port = *i;
85 s.model = probe_id_ite(s.port);
86 switch (s.model >> 8) {
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000087 case 0x82:
88 case 0x86:
89 case 0x87:
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000090 /* FIXME: Print revision for all models? */
Stefan Tauner352e50b2013-02-22 15:58:45 +000091 msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port 0x%x\n", s.model, s.port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000092 register_superio(s);
93 break;
94 case 0x85:
Stefan Tauner352e50b2013-02-22 15:58:45 +000095 msg_pdbg("Found ITE EC, ID 0x%04hx, Rev 0x%02x on port 0x%x.\n",
96 s.model, sio_read(s.port, CHIP_VER_REG), s.port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000097 register_superio(s);
98 break;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000099 }
100 }
101
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000102 return;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000103}
104
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000105static int it8716f_spi_send_command(struct flashctx *flash,
106 unsigned int writecnt, unsigned int readcnt,
107 const unsigned char *writearr,
108 unsigned char *readarr);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000109static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000110 unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000111static int it8716f_spi_chip_write_256(struct flashctx *flash, uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000112 unsigned int start, unsigned int len);
Michael Karcherb9dbe482011-05-11 17:07:07 +0000113
114static const struct spi_programmer spi_programmer_it87xx = {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000115 .type = SPI_CONTROLLER_IT87XX,
116 .max_data_read = MAX_DATA_UNSPECIFIED,
117 .max_data_write = MAX_DATA_UNSPECIFIED,
118 .command = it8716f_spi_send_command,
119 .multicommand = default_spi_send_multicommand,
120 .read = it8716f_spi_chip_read,
121 .write_256 = it8716f_spi_chip_write_256,
Nico Huber7bca1262012-06-15 22:28:12 +0000122 .write_aai = default_spi_write_aai,
Michael Karcherb9dbe482011-05-11 17:07:07 +0000123};
124
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000125static uint16_t it87spi_probe(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000126{
127 uint8_t tmp = 0;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000128 uint16_t flashport = 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000129
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000130 enter_conf_mode_ite(port);
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000131
132 char *param = extract_programmer_param("dualbiosindex");
133 if (param != NULL) {
134 sio_write(port, 0x07, 0x07); /* Select GPIO LDN */
135 tmp = sio_read(port, 0xEF);
136 if (*param == '\0') { /* Print current setting only. */
137 free(param);
138 } else {
139 char *dualbiosindex_suffix;
140 errno = 0;
141 long chip_index = strtol(param, &dualbiosindex_suffix, 0);
142 free(param);
143 if (errno != 0 || *dualbiosindex_suffix != '\0' || chip_index < 0 || chip_index > 1) {
144 msg_perr("DualBIOS: Invalid chip index requested - choose 0 or 1.\n");
145 exit_conf_mode_ite(port);
146 return 1;
147 }
148 if (chip_index != (tmp & 1)) {
149 msg_pdbg("DualBIOS: Previous chip index: %d\n", tmp & 1);
150 sio_write(port, 0xEF, (tmp & 0xFE) | chip_index);
151 tmp = sio_read(port, 0xEF);
152 if ((tmp & 1) != chip_index) {
153 msg_perr("DualBIOS: Chip selection failed.\n");
154 exit_conf_mode_ite(port);
155 return 1;
156 }
157 }
158 }
159 msg_pinfo("DualBIOS: Selected chip: %d\n", tmp & 1);
160 }
161
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000162 /* NOLDN, reg 0x24, mask out lowest bit (suspend) */
163 tmp = sio_read(port, 0x24) & 0xFE;
Carl-Daniel Hailfinger2e681602011-09-08 00:00:29 +0000164 /* Check if LPC->SPI translation is active. */
165 if (!(tmp & 0x0e)) {
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000166 msg_pdbg("No IT87* serial flash segment enabled.\n");
167 exit_conf_mode_ite(port);
168 /* Nothing to do. */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000169 return 0;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000170 }
171 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
172 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis");
173 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
174 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis");
175 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
176 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis");
177 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
178 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis");
179 msg_pdbg("LPC write to serial flash %sabled\n",
180 (tmp & 1 << 4) ? "en" : "dis");
181 /* The LPC->SPI force write enable below only makes sense for
182 * non-programmer mode.
183 */
184 /* If any serial flash segment is enabled, enable writing. */
185 if ((tmp & 0xe) && (!(tmp & 1 << 4))) {
186 msg_pdbg("Enabling LPC write to serial flash\n");
187 tmp |= 1 << 4;
188 sio_write(port, 0x24, tmp);
189 }
190 msg_pdbg("Serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29);
191 /* LDN 0x7, reg 0x64/0x65 */
192 sio_write(port, 0x07, 0x7);
193 flashport = sio_read(port, 0x64) << 8;
194 flashport |= sio_read(port, 0x65);
195 msg_pdbg("Serial flash port 0x%04x\n", flashport);
196 /* Non-default port requested? */
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000197 param = extract_programmer_param("it87spiport");
198 if (param) {
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000199 char *endptr = NULL;
200 unsigned long forced_flashport;
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000201 forced_flashport = strtoul(param, &endptr, 0);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000202 /* Port 0, port >0x1000, unaligned ports and garbage strings
203 * are rejected.
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000204 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000205 if (!forced_flashport || (forced_flashport >= 0x1000) ||
206 (forced_flashport & 0x7) || (*endptr != '\0')) {
207 /* Using ports below 0x100 is a really bad idea, and
208 * should only be done if no port between 0x100 and
209 * 0xff8 works due to routing issues.
210 */
211 msg_perr("Error: it87spiport specified, but no valid "
212 "port specified.\nPort must be a multiple of "
213 "0x8 and lie between 0x100 and 0xff8.\n");
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000214 exit_conf_mode_ite(port);
215 free(param);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000216 return 1;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000217 } else {
218 flashport = (uint16_t)forced_flashport;
219 msg_pinfo("Forcing serial flash port 0x%04x\n",
220 flashport);
221 sio_write(port, 0x64, (flashport >> 8));
222 sio_write(port, 0x65, (flashport & 0xff));
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000223 }
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000224 }
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000225 free(param);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000226 exit_conf_mode_ite(port);
227 it8716f_flashport = flashport;
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000228 if (internal_buses_supported & BUS_SPI)
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000229 msg_pdbg("Overriding chipset SPI with IT87 SPI.\n");
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000230 /* FIXME: Add the SPI bus or replace the other buses with it? */
Michael Karcherb9dbe482011-05-11 17:07:07 +0000231 register_spi_programmer(&spi_programmer_it87xx);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000232 return 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000233}
234
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000235int init_superio_ite(void)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000236{
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000237 int i;
238 int ret = 0;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000239
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000240 for (i = 0; i < superio_count; i++) {
241 if (superios[i].vendor != SUPERIO_VENDOR_ITE)
242 continue;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000243
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000244 switch (superios[i].model) {
245 case 0x8500:
246 case 0x8502:
247 case 0x8510:
248 case 0x8511:
249 case 0x8512:
250 /* FIXME: This should be enabled, but we need a check
251 * for laptop whitelisting due to the amount of things
252 * which can go wrong if the EC firmware does not
253 * implement the interface we want.
254 */
255 //it85xx_spi_init(superios[i]);
256 break;
257 case 0x8705:
258 ret |= it8705f_write_enable(superios[i].port);
259 break;
260 case 0x8716:
261 case 0x8718:
262 case 0x8720:
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000263 case 0x8728:
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000264 ret |= it87spi_probe(superios[i].port);
265 break;
266 default:
267 msg_pdbg("Super I/O ID 0x%04hx is not on the list of "
268 "flash capable controllers.\n",
269 superios[i].model);
270 }
Carl-Daniel Hailfinger34cc6cc2009-06-28 10:57:58 +0000271 }
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000272 return ret;
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000273}
274
Uwe Hermann394131e2008-10-18 21:14:13 +0000275/*
276 * The IT8716F only supports commands with length 1,2,4,5 bytes including
277 * command byte and can not read more than 3 bytes from the device.
278 *
279 * This function expects writearr[0] to be the first byte sent to the device,
280 * whereas the IT8716F splits commands internally into address and non-address
281 * commands with the address in inverse wire order. That's why the register
282 * ordering in case 4 and 5 may seem strange.
283 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000284static int it8716f_spi_send_command(struct flashctx *flash,
285 unsigned int writecnt, unsigned int readcnt,
286 const unsigned char *writearr,
287 unsigned char *readarr)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000288{
289 uint8_t busy, writeenc;
290 int i;
291
292 do {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000293 busy = INB(it8716f_flashport) & 0x80;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000294 } while (busy);
295 if (readcnt > 3) {
Sean Nelson01e532d2010-01-10 01:09:58 +0000296 msg_pinfo("%s called with unsupported readcnt %i.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000297 __func__, readcnt);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000298 return SPI_INVALID_LENGTH;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000299 }
300 switch (writecnt) {
301 case 1:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000302 OUTB(writearr[0], it8716f_flashport + 1);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000303 writeenc = 0x0;
304 break;
305 case 2:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000306 OUTB(writearr[0], it8716f_flashport + 1);
307 OUTB(writearr[1], it8716f_flashport + 7);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000308 writeenc = 0x1;
309 break;
310 case 4:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000311 OUTB(writearr[0], it8716f_flashport + 1);
312 OUTB(writearr[1], it8716f_flashport + 4);
313 OUTB(writearr[2], it8716f_flashport + 3);
314 OUTB(writearr[3], it8716f_flashport + 2);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000315 writeenc = 0x2;
316 break;
317 case 5:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000318 OUTB(writearr[0], it8716f_flashport + 1);
319 OUTB(writearr[1], it8716f_flashport + 4);
320 OUTB(writearr[2], it8716f_flashport + 3);
321 OUTB(writearr[3], it8716f_flashport + 2);
322 OUTB(writearr[4], it8716f_flashport + 7);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000323 writeenc = 0x3;
324 break;
325 default:
Sean Nelson01e532d2010-01-10 01:09:58 +0000326 msg_pinfo("%s called with unsupported writecnt %i.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000327 __func__, writecnt);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000328 return SPI_INVALID_LENGTH;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000329 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000330 /*
331 * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes.
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000332 * Note:
333 * We can't use writecnt directly, but have to use a strange encoding.
Uwe Hermann394131e2008-10-18 21:14:13 +0000334 */
335 OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4)
336 | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000337
338 if (readcnt > 0) {
339 do {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000340 busy = INB(it8716f_flashport) & 0x80;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000341 } while (busy);
342
Uwe Hermann394131e2008-10-18 21:14:13 +0000343 for (i = 0; i < readcnt; i++)
Andriy Gapon65c1b862008-05-22 13:22:45 +0000344 readarr[i] = INB(it8716f_flashport + 5 + i);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000345 }
346
347 return 0;
348}
349
350/* Page size is usually 256 bytes */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000351static int it8716f_spi_page_program(struct flashctx *flash, uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000352 unsigned int start)
Uwe Hermann394131e2008-10-18 21:14:13 +0000353{
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000354 unsigned int i;
355 int result;
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000356 chipaddr bios = flash->virtual_memory;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000357
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000358 result = spi_write_enable(flash);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000359 if (result)
360 return result;
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000361 /* FIXME: The command below seems to be redundant or wrong. */
Uwe Hermann394131e2008-10-18 21:14:13 +0000362 OUTB(0x06, it8716f_flashport + 1);
Andriy Gapon65c1b862008-05-22 13:22:45 +0000363 OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport);
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000364 for (i = 0; i < flash->chip->page_size; i++)
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000365 mmio_writeb(buf[i], (void *)(bios + start + i));
Andriy Gapon65c1b862008-05-22 13:22:45 +0000366 OUTB(0, it8716f_flashport);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000367 /* Wait until the Write-In-Progress bit is cleared.
368 * This usually takes 1-10 ms, so wait in 1 ms steps.
369 */
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000370 while (spi_read_status_register(flash) & SPI_SR_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000371 programmer_delay(1000);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000372 return 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000373}
374
375/*
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000376 * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles
377 * Need to read this big flash using firmware cycles 3 byte at a time.
378 */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000379static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000380 unsigned int start, unsigned int len)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000381{
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000382 fast_spi = 0;
383
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000384 /* FIXME: Check if someone explicitly requested to use IT87 SPI although
385 * the mainboard does not use IT87 SPI translation. This should be done
386 * via a programmer parameter for the internal programmer.
387 */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000388 if ((flash->chip->total_size * 1024 > 512 * 1024)) {
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000389 spi_read_chunked(flash, buf, start, len, 3);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000390 } else {
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000391 mmio_readn((void *)(flash->virtual_memory + start), buf, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000392 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000393
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000394 return 0;
395}
396
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000397static int it8716f_spi_chip_write_256(struct flashctx *flash, uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000398 unsigned int start, unsigned int len)
Uwe Hermann394131e2008-10-18 21:14:13 +0000399{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000400 const struct flashchip *chip = flash->chip;
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000401 /*
402 * IT8716F only allows maximum of 512 kb SPI chip size for memory
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000403 * mapped access. It also can't write more than 1+3+256 bytes at once,
404 * so page_size > 256 bytes needs a fallback.
405 * FIXME: Split too big page writes into chunks IT87* can handle instead
406 * of degrading to single-byte program.
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000407 * FIXME: Check if someone explicitly requested to use IT87 SPI although
408 * the mainboard does not use IT87 SPI translation. This should be done
409 * via a programmer parameter for the internal programmer.
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000410 */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000411 if ((chip->total_size * 1024 > 512 * 1024) || (chip->page_size > 256)) {
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000412 spi_chip_write_1(flash, buf, start, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000413 } else {
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000414 unsigned int lenhere;
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000415
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000416 if (start % chip->page_size) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000417 /* start to the end of the page or to start + len,
418 * whichever is smaller.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000419 */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000420 lenhere = min(len, chip->page_size - start % chip->page_size);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000421 spi_chip_write_1(flash, buf, start, lenhere);
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000422 start += lenhere;
423 len -= lenhere;
424 buf += lenhere;
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +0000425 }
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000426
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000427 while (len >= chip->page_size) {
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000428 it8716f_spi_page_program(flash, buf, start);
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000429 start += chip->page_size;
430 len -= chip->page_size;
431 buf += chip->page_size;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000432 }
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000433 if (len)
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000434 spi_chip_write_1(flash, buf, start, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000435 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000436
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000437 return 0;
438}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000439
440#endif