Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 4 | * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 5 | * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl> |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 6 | * Copyright (C) 2008 coresystems GmbH |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; version 2 of the License. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 20 | */ |
| 21 | |
| 22 | /* |
| 23 | * Contains the ITE IT87* SPI specific routines |
| 24 | */ |
| 25 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame^] | 26 | #if defined(__i386__) || defined(__x86_64__) |
| 27 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 28 | #include <string.h> |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 29 | #include <stdlib.h> |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 30 | #include "flash.h" |
Sean Nelson | 14ba668 | 2010-02-26 05:48:29 +0000 | [diff] [blame] | 31 | #include "chipdrivers.h" |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 32 | #include "spi.h" |
| 33 | |
| 34 | #define ITE_SUPERIO_PORT1 0x2e |
| 35 | #define ITE_SUPERIO_PORT2 0x4e |
| 36 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 37 | uint16_t it8716f_flashport = 0; |
| 38 | /* use fast 33MHz SPI (<>0) or slow 16MHz (0) */ |
| 39 | int fast_spi = 1; |
| 40 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 41 | /* Helper functions for most recent ITE IT87xx Super I/O chips */ |
| 42 | #define CHIP_ID_BYTE1_REG 0x20 |
| 43 | #define CHIP_ID_BYTE2_REG 0x21 |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 44 | void enter_conf_mode_ite(uint16_t port) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 45 | { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 46 | OUTB(0x87, port); |
| 47 | OUTB(0x01, port); |
| 48 | OUTB(0x55, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 49 | if (port == ITE_SUPERIO_PORT1) |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 50 | OUTB(0x55, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 51 | else |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 52 | OUTB(0xaa, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 53 | } |
| 54 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 55 | void exit_conf_mode_ite(uint16_t port) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 56 | { |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 57 | sio_write(port, 0x02, 0x02); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 58 | } |
| 59 | |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 60 | uint16_t probe_id_ite(uint16_t port) |
| 61 | { |
| 62 | uint16_t id; |
| 63 | |
| 64 | enter_conf_mode_ite(port); |
| 65 | id = sio_read(port, CHIP_ID_BYTE1_REG) << 8; |
| 66 | id |= sio_read(port, CHIP_ID_BYTE2_REG); |
| 67 | exit_conf_mode_ite(port); |
| 68 | |
| 69 | return id; |
| 70 | } |
| 71 | |
| 72 | struct superio probe_superio_ite(void) |
| 73 | { |
| 74 | struct superio ret = {}; |
| 75 | uint16_t ite_ports[] = {ITE_SUPERIO_PORT1, ITE_SUPERIO_PORT2, 0}; |
| 76 | uint16_t *i = ite_ports; |
| 77 | |
| 78 | ret.vendor = SUPERIO_VENDOR_ITE; |
| 79 | for (; *i; i++) { |
| 80 | ret.port = *i; |
| 81 | ret.model = probe_id_ite(ret.port); |
| 82 | switch (ret.model >> 8) { |
| 83 | case 0x82: |
| 84 | case 0x86: |
| 85 | case 0x87: |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 86 | msg_pinfo("Found ITE Super I/O, id %04hx\n", |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 87 | ret.model); |
| 88 | return ret; |
| 89 | } |
| 90 | } |
| 91 | |
| 92 | /* No good ID found. */ |
| 93 | ret.vendor = SUPERIO_VENDOR_NONE; |
| 94 | ret.port = 0; |
| 95 | ret.model = 0; |
| 96 | return ret; |
| 97 | } |
| 98 | |
| 99 | static uint16_t find_ite_spi_flash_port(uint16_t port, uint16_t id) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 100 | { |
| 101 | uint8_t tmp = 0; |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 102 | char *portpos = NULL; |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 103 | uint16_t flashport = 0; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 104 | |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 105 | switch (id) { |
| 106 | case 0x8716: |
| 107 | case 0x8718: |
Vadim Girlin | 957d260 | 2010-03-30 02:45:18 +0000 | [diff] [blame] | 108 | case 0x8720: |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 109 | enter_conf_mode_ite(port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 110 | /* NOLDN, reg 0x24, mask out lowest bit (suspend) */ |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 111 | tmp = sio_read(port, 0x24) & 0xFE; |
Carl-Daniel Hailfinger | 01f3ef4 | 2010-03-25 02:50:40 +0000 | [diff] [blame] | 112 | /* If IT87SPI was not explicitly selected, we want to check |
| 113 | * quickly if LPC->SPI translation is active. |
| 114 | */ |
| 115 | if ((programmer == PROGRAMMER_INTERNAL) && !(tmp & (0x0E))) { |
| 116 | msg_pdbg("No IT87* serial flash segment enabled.\n"); |
| 117 | exit_conf_mode_ite(port); |
| 118 | break; |
| 119 | } |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 120 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 121 | 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 122 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 123 | 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 124 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 125 | 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis"); |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 126 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 127 | 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis"); |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 128 | msg_pdbg("LPC write to serial flash %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 129 | (tmp & 1 << 4) ? "en" : "dis"); |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 130 | /* The LPC->SPI force write enable below only makes sense for |
| 131 | * non-programmer mode. |
| 132 | */ |
Carl-Daniel Hailfinger | 337df1d | 2008-05-16 00:19:52 +0000 | [diff] [blame] | 133 | /* If any serial flash segment is enabled, enable writing. */ |
| 134 | if ((tmp & 0xe) && (!(tmp & 1 << 4))) { |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 135 | msg_pdbg("Enabling LPC write to serial flash\n"); |
Carl-Daniel Hailfinger | 337df1d | 2008-05-16 00:19:52 +0000 | [diff] [blame] | 136 | tmp |= 1 << 4; |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 137 | sio_write(port, 0x24, tmp); |
Carl-Daniel Hailfinger | 337df1d | 2008-05-16 00:19:52 +0000 | [diff] [blame] | 138 | } |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 139 | msg_pdbg("Serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 140 | /* LDN 0x7, reg 0x64/0x65 */ |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 141 | sio_write(port, 0x07, 0x7); |
| 142 | flashport = sio_read(port, 0x64) << 8; |
| 143 | flashport |= sio_read(port, 0x65); |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 144 | msg_pdbg("Serial flash port 0x%04x\n", flashport); |
Carl-Daniel Hailfinger | ef58a9c | 2009-08-12 13:32:56 +0000 | [diff] [blame] | 145 | if (programmer_param && !strlen(programmer_param)) { |
| 146 | free(programmer_param); |
| 147 | programmer_param = NULL; |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 148 | } |
Carl-Daniel Hailfinger | 01f3ef4 | 2010-03-25 02:50:40 +0000 | [diff] [blame] | 149 | if (programmer_param) { |
| 150 | portpos = extract_param(&programmer_param, |
| 151 | "it87spiport=", ",:"); |
| 152 | if (portpos) { |
| 153 | flashport = strtol(portpos, (char **)NULL, 0); |
| 154 | msg_pinfo("Forcing serial flash port 0x%04x\n", |
| 155 | flashport); |
| 156 | sio_write(port, 0x64, (flashport >> 8)); |
| 157 | sio_write(port, 0x65, (flashport & 0xff)); |
| 158 | free(portpos); |
| 159 | } |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 160 | } |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 161 | exit_conf_mode_ite(port); |
| 162 | break; |
| 163 | /* TODO: Handle more IT87xx if they support flash translation */ |
| 164 | default: |
Vadim Girlin | 957d260 | 2010-03-30 02:45:18 +0000 | [diff] [blame] | 165 | msg_pdbg("SuperI/O ID %04hx is not on the controller list.\n", id); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 166 | } |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 167 | return flashport; |
| 168 | } |
| 169 | |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 170 | int it87spi_common_init(void) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 171 | { |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 172 | if (superio.vendor != SUPERIO_VENDOR_ITE) |
| 173 | return 1; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 174 | |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 175 | it8716f_flashport = find_ite_spi_flash_port(superio.port, superio.model); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 176 | |
| 177 | if (it8716f_flashport) |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 178 | spi_controller = SPI_CONTROLLER_IT87XX; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 179 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 180 | return (!it8716f_flashport); |
| 181 | } |
| 182 | |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 183 | |
| 184 | int it87spi_init(void) |
| 185 | { |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 186 | int ret; |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 187 | |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 188 | get_io_perms(); |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 189 | /* Probe for the Super I/O chip and fill global struct superio. */ |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 190 | probe_superio(); |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 191 | ret = it87spi_common_init(); |
Carl-Daniel Hailfinger | 34cc6cc | 2009-06-28 10:57:58 +0000 | [diff] [blame] | 192 | if (!ret) { |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 193 | buses_supported = CHIP_BUSTYPE_SPI; |
Carl-Daniel Hailfinger | 34cc6cc | 2009-06-28 10:57:58 +0000 | [diff] [blame] | 194 | } else { |
| 195 | buses_supported = CHIP_BUSTYPE_NONE; |
| 196 | } |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 197 | return ret; |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 198 | } |
| 199 | |
| 200 | int it87xx_probe_spi_flash(const char *name) |
| 201 | { |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 202 | int ret; |
| 203 | |
| 204 | ret = it87spi_common_init(); |
Vadim Girlin | 957d260 | 2010-03-30 02:45:18 +0000 | [diff] [blame] | 205 | if (!ret) { |
| 206 | if (buses_supported & CHIP_BUSTYPE_SPI) |
| 207 | msg_pdbg("Overriding chipset SPI with IT87 SPI.\n"); |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 208 | buses_supported |= CHIP_BUSTYPE_SPI; |
Vadim Girlin | 957d260 | 2010-03-30 02:45:18 +0000 | [diff] [blame] | 209 | } |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 210 | return ret; |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 211 | } |
| 212 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 213 | /* |
| 214 | * The IT8716F only supports commands with length 1,2,4,5 bytes including |
| 215 | * command byte and can not read more than 3 bytes from the device. |
| 216 | * |
| 217 | * This function expects writearr[0] to be the first byte sent to the device, |
| 218 | * whereas the IT8716F splits commands internally into address and non-address |
| 219 | * commands with the address in inverse wire order. That's why the register |
| 220 | * ordering in case 4 and 5 may seem strange. |
| 221 | */ |
Carl-Daniel Hailfinger | d047829 | 2009-07-10 21:08:55 +0000 | [diff] [blame] | 222 | int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt, |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 223 | const unsigned char *writearr, unsigned char *readarr) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 224 | { |
| 225 | uint8_t busy, writeenc; |
| 226 | int i; |
| 227 | |
| 228 | do { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 229 | busy = INB(it8716f_flashport) & 0x80; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 230 | } while (busy); |
| 231 | if (readcnt > 3) { |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 232 | msg_pinfo("%s called with unsupported readcnt %i.\n", |
Uwe Hermann | 04aa59a | 2009-09-02 22:09:00 +0000 | [diff] [blame] | 233 | __func__, readcnt); |
Carl-Daniel Hailfinger | 142e30f | 2009-07-14 10:26:56 +0000 | [diff] [blame] | 234 | return SPI_INVALID_LENGTH; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 235 | } |
| 236 | switch (writecnt) { |
| 237 | case 1: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 238 | OUTB(writearr[0], it8716f_flashport + 1); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 239 | writeenc = 0x0; |
| 240 | break; |
| 241 | case 2: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 242 | OUTB(writearr[0], it8716f_flashport + 1); |
| 243 | OUTB(writearr[1], it8716f_flashport + 7); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 244 | writeenc = 0x1; |
| 245 | break; |
| 246 | case 4: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 247 | OUTB(writearr[0], it8716f_flashport + 1); |
| 248 | OUTB(writearr[1], it8716f_flashport + 4); |
| 249 | OUTB(writearr[2], it8716f_flashport + 3); |
| 250 | OUTB(writearr[3], it8716f_flashport + 2); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 251 | writeenc = 0x2; |
| 252 | break; |
| 253 | case 5: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 254 | OUTB(writearr[0], it8716f_flashport + 1); |
| 255 | OUTB(writearr[1], it8716f_flashport + 4); |
| 256 | OUTB(writearr[2], it8716f_flashport + 3); |
| 257 | OUTB(writearr[3], it8716f_flashport + 2); |
| 258 | OUTB(writearr[4], it8716f_flashport + 7); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 259 | writeenc = 0x3; |
| 260 | break; |
| 261 | default: |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 262 | msg_pinfo("%s called with unsupported writecnt %i.\n", |
Uwe Hermann | 04aa59a | 2009-09-02 22:09:00 +0000 | [diff] [blame] | 263 | __func__, writecnt); |
Carl-Daniel Hailfinger | 142e30f | 2009-07-14 10:26:56 +0000 | [diff] [blame] | 264 | return SPI_INVALID_LENGTH; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 265 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 266 | /* |
| 267 | * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes. |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 268 | * Note: |
| 269 | * We can't use writecnt directly, but have to use a strange encoding. |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 270 | */ |
| 271 | OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4) |
| 272 | | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 273 | |
| 274 | if (readcnt > 0) { |
| 275 | do { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 276 | busy = INB(it8716f_flashport) & 0x80; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 277 | } while (busy); |
| 278 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 279 | for (i = 0; i < readcnt; i++) |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 280 | readarr[i] = INB(it8716f_flashport + 5 + i); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 281 | } |
| 282 | |
| 283 | return 0; |
| 284 | } |
| 285 | |
| 286 | /* Page size is usually 256 bytes */ |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 287 | static int it8716f_spi_page_program(struct flashchip *flash, int block, uint8_t *buf) |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 288 | { |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 289 | int i; |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 290 | int result; |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 291 | chipaddr bios = flash->virtual_memory; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 292 | |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 293 | result = spi_write_enable(); |
| 294 | if (result) |
| 295 | return result; |
Carl-Daniel Hailfinger | 2f1b36f | 2009-07-12 12:06:18 +0000 | [diff] [blame] | 296 | /* FIXME: The command below seems to be redundant or wrong. */ |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 297 | OUTB(0x06, it8716f_flashport + 1); |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 298 | OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 299 | for (i = 0; i < 256; i++) { |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 300 | chip_writeb(buf[256 * block + i], bios + 256 * block + i); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 301 | } |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 302 | OUTB(0, it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 303 | /* Wait until the Write-In-Progress bit is cleared. |
| 304 | * This usually takes 1-10 ms, so wait in 1 ms steps. |
| 305 | */ |
| 306 | while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP) |
Carl-Daniel Hailfinger | ca8bfc6 | 2009-06-05 17:48:08 +0000 | [diff] [blame] | 307 | programmer_delay(1000); |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 308 | return 0; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 309 | } |
| 310 | |
| 311 | /* |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 312 | * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles |
| 313 | * Need to read this big flash using firmware cycles 3 byte at a time. |
| 314 | */ |
Carl-Daniel Hailfinger | cbf563c | 2009-06-16 08:55:44 +0000 | [diff] [blame] | 315 | int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 316 | { |
| 317 | int total_size = 1024 * flash->total_size; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 318 | fast_spi = 0; |
| 319 | |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 320 | if ((programmer == PROGRAMMER_IT87SPI) || (total_size > 512 * 1024)) { |
Carl-Daniel Hailfinger | cbf563c | 2009-06-16 08:55:44 +0000 | [diff] [blame] | 321 | spi_read_chunked(flash, buf, start, len, 3); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 322 | } else { |
Carl-Daniel Hailfinger | cbf563c | 2009-06-16 08:55:44 +0000 | [diff] [blame] | 323 | read_memmapped(flash, buf, start, len); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 324 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 325 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 326 | return 0; |
| 327 | } |
| 328 | |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 329 | int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf) |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 330 | { |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 331 | int total_size = 1024 * flash->total_size; |
| 332 | int i; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 333 | |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 334 | /* |
| 335 | * IT8716F only allows maximum of 512 kb SPI chip size for memory |
| 336 | * mapped access. |
| 337 | */ |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 338 | if ((programmer == PROGRAMMER_IT87SPI) || (total_size > 512 * 1024)) { |
Carl-Daniel Hailfinger | 116081a | 2009-08-10 02:29:21 +0000 | [diff] [blame] | 339 | spi_chip_write_1(flash, buf); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 340 | } else { |
Carl-Daniel Hailfinger | 116081a | 2009-08-10 02:29:21 +0000 | [diff] [blame] | 341 | spi_disable_blockprotect(); |
| 342 | /* Erase first */ |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 343 | msg_pinfo("Erasing flash before programming... "); |
Carl-Daniel Hailfinger | f38431a | 2009-09-05 02:30:58 +0000 | [diff] [blame] | 344 | if (erase_flash(flash)) { |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 345 | msg_perr("ERASE FAILED!\n"); |
Carl-Daniel Hailfinger | 116081a | 2009-08-10 02:29:21 +0000 | [diff] [blame] | 346 | return -1; |
| 347 | } |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 348 | msg_pinfo("done.\n"); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 349 | for (i = 0; i < total_size / 256; i++) { |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 350 | it8716f_spi_page_program(flash, i, buf); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 351 | } |
| 352 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 353 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 354 | return 0; |
| 355 | } |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame^] | 356 | |
| 357 | #endif |