blob: 70b1a8fa8cc55dec71072b4a9770b2050f1d3a60 [file] [log] [blame]
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +00004 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00005 * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl>
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00006 * Copyright (C) 2008 coresystems GmbH
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000016 */
17
18/*
19 * Contains the ITE IT87* SPI specific routines
20 */
21
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000022#include <string.h>
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +000023#include <stdlib.h>
Vadim Girlin4dd0f902013-08-24 12:18:17 +000024#include <errno.h>
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000025#include "flash.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000026#include "chipdrivers.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027#include "programmer.h"
Thomas Heijligen3f4d35d2022-01-17 15:11:43 +010028#include "hwaccess_physmap.h"
Thomas Heijligena0655202021-12-14 16:36:05 +010029#include "hwaccess_x86_io.h"
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000030#include "spi.h"
31
32#define ITE_SUPERIO_PORT1 0x2e
33#define ITE_SUPERIO_PORT2 0x4e
34
Nico Huber55961902023-01-11 23:01:37 +010035const size_t it87spi_max_mmapped = 512*KiB; /* maximum of memory mapped flash this driver can handle */
36static unsigned char *it87spi_mmapped_flash;
37
Vadim Girlin4dd0f902013-08-24 12:18:17 +000038static uint16_t it8716f_flashport = 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000039/* use fast 33MHz SPI (<>0) or slow 16MHz (0) */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +000040static int fast_spi = 1;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000041
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000042/* Helper functions for most recent ITE IT87xx Super I/O chips */
43#define CHIP_ID_BYTE1_REG 0x20
44#define CHIP_ID_BYTE2_REG 0x21
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000045#define CHIP_VER_REG 0x22
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000046void enter_conf_mode_ite(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000047{
Andriy Gapon65c1b862008-05-22 13:22:45 +000048 OUTB(0x87, port);
49 OUTB(0x01, port);
50 OUTB(0x55, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000051 if (port == ITE_SUPERIO_PORT1)
Andriy Gapon65c1b862008-05-22 13:22:45 +000052 OUTB(0x55, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000053 else
Andriy Gapon65c1b862008-05-22 13:22:45 +000054 OUTB(0xaa, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000055}
56
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057void exit_conf_mode_ite(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000058{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000059 sio_write(port, 0x02, 0x02);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000060}
61
Jacob Garberbeeb8bc2019-06-21 15:24:17 -060062static uint16_t probe_id_ite(uint16_t port)
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000063{
64 uint16_t id;
65
66 enter_conf_mode_ite(port);
67 id = sio_read(port, CHIP_ID_BYTE1_REG) << 8;
68 id |= sio_read(port, CHIP_ID_BYTE2_REG);
69 exit_conf_mode_ite(port);
70
71 return id;
72}
73
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000074void probe_superio_ite(void)
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000075{
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000076 struct superio s = {0};
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000077 uint16_t ite_ports[] = {ITE_SUPERIO_PORT1, ITE_SUPERIO_PORT2, 0};
78 uint16_t *i = ite_ports;
79
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000080 s.vendor = SUPERIO_VENDOR_ITE;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000081 for (; *i; i++) {
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000082 s.port = *i;
83 s.model = probe_id_ite(s.port);
84 switch (s.model >> 8) {
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000085 case 0x82:
86 case 0x86:
87 case 0x87:
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000088 /* FIXME: Print revision for all models? */
Stefan Tauner352e50b2013-02-22 15:58:45 +000089 msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port 0x%x\n", s.model, s.port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000090 register_superio(s);
91 break;
92 case 0x85:
Stefan Tauner352e50b2013-02-22 15:58:45 +000093 msg_pdbg("Found ITE EC, ID 0x%04hx, Rev 0x%02x on port 0x%x.\n",
94 s.model, sio_read(s.port, CHIP_VER_REG), s.port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +000095 register_superio(s);
96 break;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000097 }
98 }
99
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000100 return;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000101}
102
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000103static int it8716f_spi_send_command(const struct flashctx *flash,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000104 unsigned int writecnt, unsigned int readcnt,
105 const unsigned char *writearr,
106 unsigned char *readarr);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000107static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000108 unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000109static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000110 unsigned int start, unsigned int len);
Michael Karcherb9dbe482011-05-11 17:07:07 +0000111
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000112static const struct spi_master spi_master_it87xx = {
Edward O'Callaghan52916f62020-10-09 13:00:17 +1100113 .max_data_read = 3,
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000114 .max_data_write = MAX_DATA_UNSPECIFIED,
115 .command = it8716f_spi_send_command,
116 .multicommand = default_spi_send_multicommand,
117 .read = it8716f_spi_chip_read,
118 .write_256 = it8716f_spi_chip_write_256,
Nico Huber504215b2017-04-22 00:13:15 +0200119 .write_aai = spi_chip_write_1,
Aarya Chaumal0cea7532022-07-04 18:21:50 +0530120 .probe_opcode = default_spi_probe_opcode,
Michael Karcherb9dbe482011-05-11 17:07:07 +0000121};
122
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000123static uint16_t it87spi_probe(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000124{
125 uint8_t tmp = 0;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000126 uint16_t flashport = 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000127
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000128 enter_conf_mode_ite(port);
Elyes HAOUAS0cacb112019-02-04 12:16:38 +0100129
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000130 char *param = extract_programmer_param("dualbiosindex");
131 if (param != NULL) {
132 sio_write(port, 0x07, 0x07); /* Select GPIO LDN */
133 tmp = sio_read(port, 0xEF);
134 if (*param == '\0') { /* Print current setting only. */
135 free(param);
136 } else {
137 char *dualbiosindex_suffix;
138 errno = 0;
139 long chip_index = strtol(param, &dualbiosindex_suffix, 0);
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000140 if (errno != 0 || *dualbiosindex_suffix != '\0' || chip_index < 0 || chip_index > 1) {
141 msg_perr("DualBIOS: Invalid chip index requested - choose 0 or 1.\n");
Angel Ponsd92dd502020-10-19 14:20:36 +0200142 free(param);
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000143 exit_conf_mode_ite(port);
144 return 1;
145 }
Angel Ponsd92dd502020-10-19 14:20:36 +0200146 free(param);
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000147 if (chip_index != (tmp & 1)) {
148 msg_pdbg("DualBIOS: Previous chip index: %d\n", tmp & 1);
149 sio_write(port, 0xEF, (tmp & 0xFE) | chip_index);
150 tmp = sio_read(port, 0xEF);
151 if ((tmp & 1) != chip_index) {
152 msg_perr("DualBIOS: Chip selection failed.\n");
153 exit_conf_mode_ite(port);
154 return 1;
155 }
156 }
157 }
158 msg_pinfo("DualBIOS: Selected chip: %d\n", tmp & 1);
159 }
160
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000161 /* NOLDN, reg 0x24, mask out lowest bit (suspend) */
162 tmp = sio_read(port, 0x24) & 0xFE;
Carl-Daniel Hailfinger2e681602011-09-08 00:00:29 +0000163 /* Check if LPC->SPI translation is active. */
164 if (!(tmp & 0x0e)) {
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000165 msg_pdbg("No IT87* serial flash segment enabled.\n");
166 exit_conf_mode_ite(port);
167 /* Nothing to do. */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000168 return 0;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000169 }
170 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
171 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis");
172 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
173 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis");
174 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
175 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis");
176 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
177 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis");
178 msg_pdbg("LPC write to serial flash %sabled\n",
179 (tmp & 1 << 4) ? "en" : "dis");
180 /* The LPC->SPI force write enable below only makes sense for
181 * non-programmer mode.
182 */
183 /* If any serial flash segment is enabled, enable writing. */
184 if ((tmp & 0xe) && (!(tmp & 1 << 4))) {
185 msg_pdbg("Enabling LPC write to serial flash\n");
186 tmp |= 1 << 4;
187 sio_write(port, 0x24, tmp);
188 }
189 msg_pdbg("Serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29);
190 /* LDN 0x7, reg 0x64/0x65 */
191 sio_write(port, 0x07, 0x7);
192 flashport = sio_read(port, 0x64) << 8;
193 flashport |= sio_read(port, 0x65);
194 msg_pdbg("Serial flash port 0x%04x\n", flashport);
195 /* Non-default port requested? */
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000196 param = extract_programmer_param("it87spiport");
197 if (param) {
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000198 char *endptr = NULL;
199 unsigned long forced_flashport;
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000200 forced_flashport = strtoul(param, &endptr, 0);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000201 /* Port 0, port >0x1000, unaligned ports and garbage strings
202 * are rejected.
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000203 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000204 if (!forced_flashport || (forced_flashport >= 0x1000) ||
205 (forced_flashport & 0x7) || (*endptr != '\0')) {
206 /* Using ports below 0x100 is a really bad idea, and
207 * should only be done if no port between 0x100 and
208 * 0xff8 works due to routing issues.
209 */
210 msg_perr("Error: it87spiport specified, but no valid "
211 "port specified.\nPort must be a multiple of "
212 "0x8 and lie between 0x100 and 0xff8.\n");
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000213 exit_conf_mode_ite(port);
214 free(param);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000215 return 1;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000216 } else {
217 flashport = (uint16_t)forced_flashport;
218 msg_pinfo("Forcing serial flash port 0x%04x\n",
219 flashport);
220 sio_write(port, 0x64, (flashport >> 8));
221 sio_write(port, 0x65, (flashport & 0xff));
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000222 }
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000223 }
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000224 free(param);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000225 exit_conf_mode_ite(port);
Nico Huber55961902023-01-11 23:01:37 +0100226
227 it87spi_mmapped_flash = rphysmap("it87spi memory mapped SPI",
228 0xffffffff - it87spi_max_mmapped + 1, it87spi_max_mmapped);
229 if (it87spi_mmapped_flash == ERROR_PTR)
230 return 1;
231
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000232 it8716f_flashport = flashport;
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000233 if (internal_buses_supported & BUS_SPI)
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000234 msg_pdbg("Overriding chipset SPI with IT87 SPI.\n");
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000235 /* FIXME: Add the SPI bus or replace the other buses with it? */
Nico Huber89569d62023-01-12 23:31:40 +0100236 register_spi_master(&spi_master_it87xx, 0, NULL);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000237 return 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000238}
239
Nico Huber89569d62023-01-12 23:31:40 +0100240int init_superio_ite(struct flashprog_programmer *const prog)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000241{
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000242 int i;
243 int ret = 0;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000244
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000245 for (i = 0; i < superio_count; i++) {
246 if (superios[i].vendor != SUPERIO_VENDOR_ITE)
247 continue;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000248
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000249 switch (superios[i].model) {
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000250 case 0x8705:
Nico Huber89569d62023-01-12 23:31:40 +0100251 ret |= it8705f_write_enable(prog, superios[i].port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000252 break;
Pete Smith5dc7d942022-05-11 10:01:25 +0000253 case 0x8686:
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000254 case 0x8716:
255 case 0x8718:
256 case 0x8720:
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000257 case 0x8728:
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000258 ret |= it87spi_probe(superios[i].port);
259 break;
260 default:
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000261 msg_pdbg2("Super I/O ID 0x%04hx is not on the list of flash-capable controllers.\n",
262 superios[i].model);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000263 }
Carl-Daniel Hailfinger34cc6cc2009-06-28 10:57:58 +0000264 }
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000265 return ret;
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000266}
267
Uwe Hermann394131e2008-10-18 21:14:13 +0000268/*
269 * The IT8716F only supports commands with length 1,2,4,5 bytes including
270 * command byte and can not read more than 3 bytes from the device.
271 *
272 * This function expects writearr[0] to be the first byte sent to the device,
273 * whereas the IT8716F splits commands internally into address and non-address
274 * commands with the address in inverse wire order. That's why the register
275 * ordering in case 4 and 5 may seem strange.
276 */
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000277static int it8716f_spi_send_command(const struct flashctx *flash,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000278 unsigned int writecnt, unsigned int readcnt,
279 const unsigned char *writearr,
280 unsigned char *readarr)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000281{
282 uint8_t busy, writeenc;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000283
284 do {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000285 busy = INB(it8716f_flashport) & 0x80;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000286 } while (busy);
287 if (readcnt > 3) {
Sean Nelson01e532d2010-01-10 01:09:58 +0000288 msg_pinfo("%s called with unsupported readcnt %i.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000289 __func__, readcnt);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000290 return SPI_INVALID_LENGTH;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000291 }
292 switch (writecnt) {
293 case 1:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000294 OUTB(writearr[0], it8716f_flashport + 1);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000295 writeenc = 0x0;
296 break;
297 case 2:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000298 OUTB(writearr[0], it8716f_flashport + 1);
299 OUTB(writearr[1], it8716f_flashport + 7);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000300 writeenc = 0x1;
301 break;
302 case 4:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000303 OUTB(writearr[0], it8716f_flashport + 1);
304 OUTB(writearr[1], it8716f_flashport + 4);
305 OUTB(writearr[2], it8716f_flashport + 3);
306 OUTB(writearr[3], it8716f_flashport + 2);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000307 writeenc = 0x2;
308 break;
309 case 5:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000310 OUTB(writearr[0], it8716f_flashport + 1);
311 OUTB(writearr[1], it8716f_flashport + 4);
312 OUTB(writearr[2], it8716f_flashport + 3);
313 OUTB(writearr[3], it8716f_flashport + 2);
314 OUTB(writearr[4], it8716f_flashport + 7);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000315 writeenc = 0x3;
316 break;
317 default:
Sean Nelson01e532d2010-01-10 01:09:58 +0000318 msg_pinfo("%s called with unsupported writecnt %i.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000319 __func__, writecnt);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000320 return SPI_INVALID_LENGTH;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000321 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000322 /*
323 * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes.
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000324 * Note:
325 * We can't use writecnt directly, but have to use a strange encoding.
Uwe Hermann394131e2008-10-18 21:14:13 +0000326 */
327 OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4)
328 | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000329
330 if (readcnt > 0) {
Nico Huber519be662018-12-23 20:03:35 +0100331 unsigned int i;
332
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000333 do {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000334 busy = INB(it8716f_flashport) & 0x80;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000335 } while (busy);
336
Uwe Hermann394131e2008-10-18 21:14:13 +0000337 for (i = 0; i < readcnt; i++)
Andriy Gapon65c1b862008-05-22 13:22:45 +0000338 readarr[i] = INB(it8716f_flashport + 5 + i);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000339 }
340
341 return 0;
342}
343
344/* Page size is usually 256 bytes */
Mark Marshallf20b7be2014-05-09 21:16:21 +0000345static int it8716f_spi_page_program(struct flashctx *flash, const uint8_t *buf, unsigned int start)
Uwe Hermann394131e2008-10-18 21:14:13 +0000346{
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000347 unsigned int i;
348 int result;
Nico Huber55961902023-01-11 23:01:37 +0100349 unsigned char *const bios = it87spi_mmapped_flash +
350 it87spi_max_mmapped - flashprog_flash_getsize(flash);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000351
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000352 result = spi_write_enable(flash);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000353 if (result)
354 return result;
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000355 /* FIXME: The command below seems to be redundant or wrong. */
Uwe Hermann394131e2008-10-18 21:14:13 +0000356 OUTB(0x06, it8716f_flashport + 1);
Andriy Gapon65c1b862008-05-22 13:22:45 +0000357 OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport);
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000358 for (i = 0; i < flash->chip->page_size; i++)
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000359 mmio_writeb(buf[i], (void *)(bios + start + i));
Andriy Gapon65c1b862008-05-22 13:22:45 +0000360 OUTB(0, it8716f_flashport);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000361 /* Wait until the Write-In-Progress bit is cleared.
362 * This usually takes 1-10 ms, so wait in 1 ms steps.
Nikolai Artemievb8a90d02021-10-28 16:18:28 +1100363 *
364 * FIXME: This should timeout after some number of retries.
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000365 */
Nikolai Artemievb8a90d02021-10-28 16:18:28 +1100366 while (true) {
367 uint8_t status;
368 int ret = spi_read_register(flash, STATUS1, &status);
369 if (ret)
370 return ret;
371
372 if((status & SPI_SR_WIP) == 0)
373 return 0;
374
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000375 programmer_delay(1000);
Nikolai Artemievb8a90d02021-10-28 16:18:28 +1100376 }
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000377 return 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000378}
379
380/*
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000381 * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles
382 * Need to read this big flash using firmware cycles 3 byte at a time.
383 */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000384static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000385 unsigned int start, unsigned int len)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000386{
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000387 fast_spi = 0;
388
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000389 /* FIXME: Check if someone explicitly requested to use IT87 SPI although
390 * the mainboard does not use IT87 SPI translation. This should be done
391 * via a programmer parameter for the internal programmer.
392 */
Nico Huber55961902023-01-11 23:01:37 +0100393 if ((flash->chip->total_size * 1024 > it87spi_max_mmapped)) {
Edward O'Callaghan52916f62020-10-09 13:00:17 +1100394 default_spi_read(flash, buf, start, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000395 } else {
Nico Huber55961902023-01-11 23:01:37 +0100396 unsigned char *const bios = it87spi_mmapped_flash +
397 it87spi_max_mmapped - flashprog_flash_getsize(flash);
398 mmio_readn(bios + start, buf, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000399 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000400
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000401 return 0;
402}
403
Mark Marshallf20b7be2014-05-09 21:16:21 +0000404static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf,
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000405 unsigned int start, unsigned int len)
Uwe Hermann394131e2008-10-18 21:14:13 +0000406{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000407 const struct flashchip *chip = flash->chip;
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000408 /*
409 * IT8716F only allows maximum of 512 kb SPI chip size for memory
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000410 * mapped access. It also can't write more than 1+3+256 bytes at once,
411 * so page_size > 256 bytes needs a fallback.
412 * FIXME: Split too big page writes into chunks IT87* can handle instead
413 * of degrading to single-byte program.
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000414 * FIXME: Check if someone explicitly requested to use IT87 SPI although
415 * the mainboard does not use IT87 SPI translation. This should be done
416 * via a programmer parameter for the internal programmer.
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000417 */
Nico Huber55961902023-01-11 23:01:37 +0100418 if ((chip->total_size * 1024 > it87spi_max_mmapped) || (chip->page_size > 256)) {
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000419 spi_chip_write_1(flash, buf, start, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000420 } else {
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000421 unsigned int lenhere;
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000422
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000423 if (start % chip->page_size) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000424 /* start to the end of the page or to start + len,
425 * whichever is smaller.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000426 */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000427 lenhere = min(len, chip->page_size - start % chip->page_size);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000428 spi_chip_write_1(flash, buf, start, lenhere);
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000429 start += lenhere;
430 len -= lenhere;
431 buf += lenhere;
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +0000432 }
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000433
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000434 while (len >= chip->page_size) {
Nikolai Artemievb8a90d02021-10-28 16:18:28 +1100435 int ret = it8716f_spi_page_program(flash, buf, start);
436 if (ret)
437 return ret;
Richard Hughes842d6782021-01-15 09:48:12 +0000438 flashprog_progress_add(flash, chip->page_size);
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000439 start += chip->page_size;
440 len -= chip->page_size;
441 buf += chip->page_size;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000442 }
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000443 if (len)
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000444 spi_chip_write_1(flash, buf, start, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000445 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000446
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000447 return 0;
448}