blob: 7e777f16d7a52c884b067c9c91fb71c215b9bceb [file] [log] [blame]
Dominik Geyerb46acba2008-05-16 12:55:55 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2008 Stefan Wildemann <stefan.wildemann@kontron.com>
5 * Copyright (C) 2008 Claus Gindhart <claus.gindhart@kontron.com>
6 * Copyright (C) 2008 Dominik Geyer <dominik.geyer@kontron.com>
Stefan Reinauera9424d52008-06-27 16:28:34 +00007 * Copyright (C) 2008 coresystems GmbH <info@coresystems.de>
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00008 * Copyright (C) 2009, 2010 Carl-Daniel Hailfinger
Dominik Geyerb46acba2008-05-16 12:55:55 +00009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Dominik Geyerb46acba2008-05-16 12:55:55 +000023 */
24
25/*
26 * This module is designed for supporting the devices
27 * ST M25P40
28 * ST M25P80
29 * ST M25P16
30 * ST M25P32 already tested
31 * ST M25P64
32 * AT 25DF321 already tested
Helge Wagner738e2522010-10-05 22:06:05 +000033 * ... and many more SPI flash devices
Dominik Geyerb46acba2008-05-16 12:55:55 +000034 *
35 */
36
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000037#if defined(__i386__) || defined(__x86_64__)
38
Dominik Geyerb46acba2008-05-16 12:55:55 +000039#include <string.h>
Dominik Geyerb46acba2008-05-16 12:55:55 +000040#include "flash.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000041#include "chipdrivers.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000042#include "programmer.h"
Dominik Geyerb46acba2008-05-16 12:55:55 +000043#include "spi.h"
44
Stefan Reinauera9424d52008-06-27 16:28:34 +000045/* ICH9 controller register definition */
Stefan Tauner55206942011-06-11 09:53:22 +000046#define ICH9_REG_HSFS 0x04 /* 16 Bits Hardware Sequencing Flash Status */
47#define HSFS_FDONE_OFF 0 /* 0: Flash Cycle Done */
48#define HSFS_FDONE (0x1 << HSFS_FDONE_OFF)
49#define HSFS_FCERR_OFF 1 /* 1: Flash Cycle Error */
50#define HSFS_FCERR (0x1 << HSFS_FCERR_OFF)
51#define HSFS_AEL_OFF 2 /* 2: Access Error Log */
52#define HSFS_AEL (0x1 << HSFS_AEL_OFF)
53#define HSFS_BERASE_OFF 3 /* 3-4: Block/Sector Erase Size */
54#define HSFS_BERASE (0x3 << HSFS_BERASE_OFF)
55#define HSFS_SCIP_OFF 5 /* 5: SPI Cycle In Progress */
56#define HSFS_SCIP (0x1 << HSFS_SCIP_OFF)
57 /* 6-12: reserved */
58#define HSFS_FDOPSS_OFF 13 /* 13: Flash Descriptor Override Pin-Strap Status */
59#define HSFS_FDOPSS (0x1 << HSFS_FDOPSS_OFF)
60#define HSFS_FDV_OFF 14 /* 14: Flash Descriptor Valid */
61#define HSFS_FDV (0x1 << HSFS_FDV_OFF)
62#define HSFS_FLOCKDN_OFF 15 /* 15: Flash Configuration Lock-Down */
63#define HSFS_FLOCKDN (0x1 << HSFS_FLOCKDN_OFF)
64
65#define ICH9_REG_HSFC 0x06 /* 16 Bits Hardware Sequencing Flash Control */
66#define HSFC_FGO_OFF 0 /* 0: Flash Cycle Go */
67#define HSFC_FGO (0x1 << HSFC_FGO_OFF)
68#define HSFC_FCYCLE_OFF 1 /* 1-2: FLASH Cycle */
69#define HSFC_FCYCLE (0x3 << HSFC_FCYCLE_OFF)
70 /* 3-7: reserved */
71#define HSFC_FDBC_OFF 8 /* 8-13: Flash Data Byte Count */
72#define HSFC_FDBC (0x3f << HSFC_FDBC_OFF)
73 /* 14: reserved */
74#define HSFC_SME_OFF 15 /* 15: SPI SMI# Enable */
75#define HSFC_SME (0x1 << HSFC_SME_OFF)
76
Stefan Taunerc0aaf952011-05-19 02:58:17 +000077#define ICH9_REG_FADDR 0x08 /* 32 Bits */
78#define ICH9_REG_FDATA0 0x10 /* 64 Bytes */
Stefan Reinauera9424d52008-06-27 16:28:34 +000079
Stefan Tauner29c80832011-06-12 08:14:10 +000080#define ICH9_REG_FRAP 0x50 /* 32 Bytes Flash Region Access Permissions */
81#define ICH9_REG_FREG0 0x54 /* 32 Bytes Flash Region 0 */
82
83#define ICH9_REG_PR0 0x74 /* 32 Bytes Protected Range 0 */
84#define ICH9_REG_PR1 0x78 /* 32 Bytes Protected Range 1 */
85#define ICH9_REG_PR2 0x7c /* 32 Bytes Protected Range 2 */
86#define ICH9_REG_PR3 0x80 /* 32 Bytes Protected Range 3 */
87#define ICH9_REG_PR4 0x84 /* 32 Bytes Protected Range 4 */
88
Stefan Taunerc0aaf952011-05-19 02:58:17 +000089#define ICH9_REG_SSFS 0x90 /* 08 Bits */
Stefan Tauner0c1ec452011-06-11 09:53:09 +000090#define SSFS_SCIP_OFF 0 /* SPI Cycle In Progress */
91#define SSFS_SCIP (0x1 << SSFS_SCIP_OFF)
92#define SSFS_FDONE_OFF 2 /* Cycle Done Status */
93#define SSFS_FDONE (0x1 << SSFS_FDONE_OFF)
94#define SSFS_FCERR_OFF 3 /* Flash Cycle Error */
95#define SSFS_FCERR (0x1 << SSFS_FCERR_OFF)
96#define SSFS_AEL_OFF 4 /* Access Error Log */
97#define SSFS_AEL (0x1 << SSFS_AEL_OFF)
Stefan Taunerc0aaf952011-05-19 02:58:17 +000098/* The following bits are reserved in SSFS: 1,5-7. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +000099#define SSFS_RESERVED_MASK 0x000000e2
Stefan Reinauera9424d52008-06-27 16:28:34 +0000100
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000101#define ICH9_REG_SSFC 0x91 /* 24 Bits */
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000102/* We combine SSFS and SSFC to one 32-bit word,
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000103 * therefore SSFC bits are off by 8. */
104 /* 0: reserved */
105#define SSFC_SCGO_OFF (1 + 8) /* 1: SPI Cycle Go */
106#define SSFC_SCGO (0x1 << SSFC_SCGO_OFF)
107#define SSFC_ACS_OFF (2 + 8) /* 2: Atomic Cycle Sequence */
108#define SSFC_ACS (0x1 << SSFC_ACS_OFF)
109#define SSFC_SPOP_OFF (3 + 8) /* 3: Sequence Prefix Opcode Pointer */
110#define SSFC_SPOP (0x1 << SSFC_SPOP_OFF)
111#define SSFC_COP_OFF (4 + 8) /* 4-6: Cycle Opcode Pointer */
112#define SSFC_COP (0x7 << SSFC_COP_OFF)
113 /* 7: reserved */
114#define SSFC_DBC_OFF (8 + 8) /* 8-13: Data Byte Count */
115#define SSFC_DBC (0x3f << SSFC_DBC_OFF)
116#define SSFC_DS_OFF (14 + 8) /* 14: Data Cycle */
117#define SSFC_DS (0x1 << SSFC_DS_OFF)
118#define SSFC_SME_OFF (15 + 8) /* 15: SPI SMI# Enable */
119#define SSFC_SME (0x1 << SSFC_SME_OFF)
120#define SSFC_SCF_OFF (16 + 8) /* 16-18: SPI Cycle Frequency */
121#define SSFC_SCF (0x7 << SSFC_SCF_OFF)
122#define SSFC_SCF_20MHZ 0x00000000
123#define SSFC_SCF_33MHZ 0x01000000
124 /* 19-23: reserved */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000125#define SSFC_RESERVED_MASK 0xf8008100
Stefan Reinauera9424d52008-06-27 16:28:34 +0000126
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000127#define ICH9_REG_PREOP 0x94 /* 16 Bits */
128#define ICH9_REG_OPTYPE 0x96 /* 16 Bits */
129#define ICH9_REG_OPMENU 0x98 /* 64 Bits */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000130
Stefan Tauner29c80832011-06-12 08:14:10 +0000131#define ICH9_REG_BBAR 0xA0 /* 32 Bits BIOS Base Address Configuration */
132#define BBAR_MASK 0x00ffff00 /* 8-23: Bottom of System Flash */
133
Dominik Geyerb46acba2008-05-16 12:55:55 +0000134// ICH9R SPI commands
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000135#define SPI_OPCODE_TYPE_READ_NO_ADDRESS 0
136#define SPI_OPCODE_TYPE_WRITE_NO_ADDRESS 1
137#define SPI_OPCODE_TYPE_READ_WITH_ADDRESS 2
138#define SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS 3
Dominik Geyerb46acba2008-05-16 12:55:55 +0000139
Stefan Reinauera9424d52008-06-27 16:28:34 +0000140// ICH7 registers
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000141#define ICH7_REG_SPIS 0x00 /* 16 Bits */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000142#define SPIS_SCIP 0x0001
143#define SPIS_GRANT 0x0002
144#define SPIS_CDS 0x0004
145#define SPIS_FCERR 0x0008
146#define SPIS_RESERVED_MASK 0x7ff0
Stefan Reinauera9424d52008-06-27 16:28:34 +0000147
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000148/* VIA SPI is compatible with ICH7, but maxdata
149 to transfer is 16 bytes.
150
151 DATA byte count on ICH7 is 8:13, on VIA 8:11
152
153 bit 12 is port select CS0 CS1
154 bit 13 is FAST READ enable
155 bit 7 is used with fast read and one shot controls CS de-assert?
156*/
157
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000158#define ICH7_REG_SPIC 0x02 /* 16 Bits */
159#define SPIC_SCGO 0x0002
160#define SPIC_ACS 0x0004
161#define SPIC_SPOP 0x0008
162#define SPIC_DS 0x4000
Stefan Reinauera9424d52008-06-27 16:28:34 +0000163
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000164#define ICH7_REG_SPIA 0x04 /* 32 Bits */
165#define ICH7_REG_SPID0 0x08 /* 64 Bytes */
166#define ICH7_REG_PREOP 0x54 /* 16 Bits */
167#define ICH7_REG_OPTYPE 0x56 /* 16 Bits */
168#define ICH7_REG_OPMENU 0x58 /* 64 Bits */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000169
FENG yu ningc05a2952008-12-08 18:16:58 +0000170/* ICH SPI configuration lock-down. May be set during chipset enabling. */
Michael Karchera4448d92010-07-22 18:04:15 +0000171static int ichspi_lock = 0;
FENG yu ningc05a2952008-12-08 18:16:58 +0000172
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000173uint32_t ichspi_bbar = 0;
174
Michael Karchera4448d92010-07-22 18:04:15 +0000175static void *ich_spibar = NULL;
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000176
Dominik Geyerb46acba2008-05-16 12:55:55 +0000177typedef struct _OPCODE {
178 uint8_t opcode; //This commands spi opcode
179 uint8_t spi_type; //This commands spi type
180 uint8_t atomic; //Use preop: (0: none, 1: preop0, 2: preop1
181} OPCODE;
182
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000183/* Suggested opcode definition:
Dominik Geyerb46acba2008-05-16 12:55:55 +0000184 * Preop 1: Write Enable
185 * Preop 2: Write Status register enable
186 *
187 * OP 0: Write address
188 * OP 1: Read Address
189 * OP 2: ERASE block
190 * OP 3: Read Status register
191 * OP 4: Read ID
192 * OP 5: Write Status register
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000193 * OP 6: chip private (read JEDEC id)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000194 * OP 7: Chip erase
195 */
196typedef struct _OPCODES {
197 uint8_t preop[2];
198 OPCODE opcode[8];
199} OPCODES;
200
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000201static OPCODES *curopcodes = NULL;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000202
203/* HW access functions */
Uwe Hermann09e04f72009-05-16 22:36:00 +0000204static uint32_t REGREAD32(int X)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000205{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000206 return mmio_readl(ich_spibar + X);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000207}
208
Uwe Hermann09e04f72009-05-16 22:36:00 +0000209static uint16_t REGREAD16(int X)
Stefan Reinauera9424d52008-06-27 16:28:34 +0000210{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000211 return mmio_readw(ich_spibar + X);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000212}
213
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000214static uint16_t REGREAD8(int X)
215{
216 return mmio_readb(ich_spibar + X);
217}
218
Stefan Taunerccd92a12011-07-01 00:39:01 +0000219#define REGWRITE32(off, val) mmio_writel(val, ich_spibar+(off))
220#define REGWRITE16(off, val) mmio_writew(val, ich_spibar+(off))
221#define REGWRITE8(off, val) mmio_writeb(val, ich_spibar+(off))
Dominik Geyerb46acba2008-05-16 12:55:55 +0000222
Dominik Geyerb46acba2008-05-16 12:55:55 +0000223/* Common SPI functions */
Uwe Hermann09e04f72009-05-16 22:36:00 +0000224static int find_opcode(OPCODES *op, uint8_t opcode);
225static int find_preop(OPCODES *op, uint8_t preop);
FENG yu ningf041e9b2008-12-15 02:32:11 +0000226static int generate_opcodes(OPCODES * op);
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000227static int program_opcodes(OPCODES *op, int enable_undo);
Stefan Reinauer43119562008-11-02 19:51:50 +0000228static int run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000229 uint8_t datalength, uint8_t * data);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000230
FENG yu ningf041e9b2008-12-15 02:32:11 +0000231/* for pairing opcodes with their required preop */
232struct preop_opcode_pair {
233 uint8_t preop;
234 uint8_t opcode;
235};
236
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000237/* List of opcodes which need preopcodes and matching preopcodes. Unused. */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000238const struct preop_opcode_pair pops[] = {
FENG yu ningf041e9b2008-12-15 02:32:11 +0000239 {JEDEC_WREN, JEDEC_BYTE_PROGRAM},
240 {JEDEC_WREN, JEDEC_SE}, /* sector erase */
241 {JEDEC_WREN, JEDEC_BE_52}, /* block erase */
242 {JEDEC_WREN, JEDEC_BE_D8}, /* block erase */
243 {JEDEC_WREN, JEDEC_CE_60}, /* chip erase */
244 {JEDEC_WREN, JEDEC_CE_C7}, /* chip erase */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000245 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
246 {JEDEC_WREN, JEDEC_WRSR},
FENG yu ningf041e9b2008-12-15 02:32:11 +0000247 {JEDEC_EWSR, JEDEC_WRSR},
248 {0,}
249};
250
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000251/* Reasonable default configuration. Needs ad-hoc modifications if we
252 * encounter unlisted opcodes. Fun.
253 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000254static OPCODES O_ST_M25P = {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000255 {
256 JEDEC_WREN,
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000257 JEDEC_EWSR,
258 },
Dominik Geyerb46acba2008-05-16 12:55:55 +0000259 {
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000260 {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Write Byte
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000261 {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000262 {JEDEC_BE_D8, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Erase Sector
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000263 {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg
Carl-Daniel Hailfinger15aa7c62009-05-26 21:25:08 +0000264 {JEDEC_REMS, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Electronic Manufacturer Signature
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000265 {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Write Status Register
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000266 {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000267 {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Bulk erase
268 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000269};
270
Helge Wagner738e2522010-10-05 22:06:05 +0000271/* List of opcodes with their corresponding spi_type
272 * It is used to reprogram the chipset OPCODE table on-the-fly if an opcode
273 * is needed which is currently not in the chipset OPCODE table
274 */
275static OPCODE POSSIBLE_OPCODES[] = {
276 {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Write Byte
277 {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data
278 {JEDEC_BE_D8, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Erase Sector
279 {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg
280 {JEDEC_REMS, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Electronic Manufacturer Signature
281 {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Write Status Register
282 {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID
283 {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Bulk erase
284 {JEDEC_SE, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Sector erase
285 {JEDEC_BE_52, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Block erase
286 {JEDEC_AAI_WORD_PROGRAM, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Auto Address Increment
287};
288
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000289static OPCODES O_EXISTING = {};
FENG yu ningc05a2952008-12-08 18:16:58 +0000290
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000291/* pretty printing functions */
292static void pretty_print_opcodes(OPCODES *ops)
293{
294 if(ops == NULL)
295 return;
296
297 msg_pdbg("preop0=0x%02x, preop1=0x%02x\n", ops->preop[0],
298 ops->preop[1]);
299
300 OPCODE oc;
301 uint8_t i;
302 for (i = 0; i < 8; i++) {
303 oc = ops->opcode[i];
304 msg_pdbg("op[%d]=0x%02x, %d, %d\n",
305 i,
306 oc.opcode,
307 oc.spi_type,
308 oc.atomic);
309 }
310}
311
312#define pprint_reg(reg, bit, val, sep) msg_pdbg("%s=%d" sep, #bit, (val & reg##_##bit)>>reg##_##bit##_OFF)
313
Stefan Tauner55206942011-06-11 09:53:22 +0000314static void prettyprint_ich9_reg_hsfs(uint16_t reg_val)
315{
316 msg_pdbg("HSFS: ");
317 pprint_reg(HSFS, FDONE, reg_val, ", ");
318 pprint_reg(HSFS, FCERR, reg_val, ", ");
319 pprint_reg(HSFS, AEL, reg_val, ", ");
320 pprint_reg(HSFS, BERASE, reg_val, ", ");
321 pprint_reg(HSFS, SCIP, reg_val, ", ");
322 pprint_reg(HSFS, FDOPSS, reg_val, ", ");
323 pprint_reg(HSFS, FDV, reg_val, ", ");
324 pprint_reg(HSFS, FLOCKDN, reg_val, "\n");
325}
326
327static void prettyprint_ich9_reg_hsfc(uint16_t reg_val)
328{
329 msg_pdbg("HSFC: ");
330 pprint_reg(HSFC, FGO, reg_val, ", ");
331 pprint_reg(HSFC, FCYCLE, reg_val, ", ");
332 pprint_reg(HSFC, FDBC, reg_val, ", ");
333 pprint_reg(HSFC, SME, reg_val, "\n");
334}
335
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000336static void prettyprint_ich9_reg_ssfs(uint32_t reg_val)
337{
338 msg_pdbg("SSFS: ");
339 pprint_reg(SSFS, SCIP, reg_val, ", ");
340 pprint_reg(SSFS, FDONE, reg_val, ", ");
341 pprint_reg(SSFS, FCERR, reg_val, ", ");
342 pprint_reg(SSFS, AEL, reg_val, "\n");
343}
344
345static void prettyprint_ich9_reg_ssfc(uint32_t reg_val)
346{
347 msg_pdbg("SSFC: ");
348 pprint_reg(SSFC, SCGO, reg_val, ", ");
349 pprint_reg(SSFC, ACS, reg_val, ", ");
350 pprint_reg(SSFC, SPOP, reg_val, ", ");
351 pprint_reg(SSFC, COP, reg_val, ", ");
352 pprint_reg(SSFC, DBC, reg_val, ", ");
353 pprint_reg(SSFC, SME, reg_val, ", ");
354 pprint_reg(SSFC, SCF, reg_val, "\n");
355}
356
Helge Wagner738e2522010-10-05 22:06:05 +0000357static uint8_t lookup_spi_type(uint8_t opcode)
358{
359 int a;
360
361 for (a = 0; a < sizeof(POSSIBLE_OPCODES)/sizeof(POSSIBLE_OPCODES[0]); a++) {
362 if (POSSIBLE_OPCODES[a].opcode == opcode)
363 return POSSIBLE_OPCODES[a].spi_type;
364 }
365
366 return 0xFF;
367}
368
369static int reprogram_opcode_on_the_fly(uint8_t opcode, unsigned int writecnt, unsigned int readcnt)
370{
371 uint8_t spi_type;
372
373 spi_type = lookup_spi_type(opcode);
374 if (spi_type > 3) {
375 /* Try to guess spi type from read/write sizes.
376 * The following valid writecnt/readcnt combinations exist:
377 * writecnt = 4, readcnt >= 0
378 * writecnt = 1, readcnt >= 0
379 * writecnt >= 4, readcnt = 0
380 * writecnt >= 1, readcnt = 0
381 * writecnt >= 1 is guaranteed for all commands.
382 */
383 if (readcnt == 0)
384 /* if readcnt=0 and writecount >= 4, we don't know if it is WRITE_NO_ADDRESS
385 * or WRITE_WITH_ADDRESS. But if we use WRITE_NO_ADDRESS and the first 3 data
386 * bytes are actual the address, they go to the bus anyhow
387 */
388 spi_type = SPI_OPCODE_TYPE_WRITE_NO_ADDRESS;
389 else if (writecnt == 1) // and readcnt is > 0
390 spi_type = SPI_OPCODE_TYPE_READ_NO_ADDRESS;
391 else if (writecnt == 4) // and readcnt is > 0
392 spi_type = SPI_OPCODE_TYPE_READ_WITH_ADDRESS;
393 // else we have an invalid case, will be handled below
394 }
395 if (spi_type <= 3) {
396 int oppos=2; // use original JEDEC_BE_D8 offset
397 curopcodes->opcode[oppos].opcode = opcode;
398 curopcodes->opcode[oppos].spi_type = spi_type;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000399 program_opcodes(curopcodes, 0);
Helge Wagner738e2522010-10-05 22:06:05 +0000400 oppos = find_opcode(curopcodes, opcode);
401 msg_pdbg ("on-the-fly OPCODE (0x%02X) re-programmed, op-pos=%d\n", opcode, oppos);
402 return oppos;
403 }
404 return -1;
405}
406
Uwe Hermann09e04f72009-05-16 22:36:00 +0000407static int find_opcode(OPCODES *op, uint8_t opcode)
FENG yu ningc05a2952008-12-08 18:16:58 +0000408{
409 int a;
410
411 for (a = 0; a < 8; a++) {
412 if (op->opcode[a].opcode == opcode)
413 return a;
414 }
415
416 return -1;
417}
418
Uwe Hermann09e04f72009-05-16 22:36:00 +0000419static int find_preop(OPCODES *op, uint8_t preop)
FENG yu ningc05a2952008-12-08 18:16:58 +0000420{
421 int a;
422
423 for (a = 0; a < 2; a++) {
424 if (op->preop[a] == preop)
425 return a;
426 }
427
428 return -1;
429}
430
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000431/* Create a struct OPCODES based on what we find in the locked down chipset. */
FENG yu ningf041e9b2008-12-15 02:32:11 +0000432static int generate_opcodes(OPCODES * op)
FENG yu ningc05a2952008-12-08 18:16:58 +0000433{
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000434 int a;
FENG yu ningc05a2952008-12-08 18:16:58 +0000435 uint16_t preop, optype;
436 uint32_t opmenu[2];
FENG yu ningc05a2952008-12-08 18:16:58 +0000437
438 if (op == NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000439 msg_perr("\n%s: null OPCODES pointer!\n", __func__);
FENG yu ningc05a2952008-12-08 18:16:58 +0000440 return -1;
441 }
442
Michael Karcherb9dbe482011-05-11 17:07:07 +0000443 switch (spi_programmer->type) {
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000444 case SPI_CONTROLLER_ICH7:
445 case SPI_CONTROLLER_VIA:
FENG yu ningc05a2952008-12-08 18:16:58 +0000446 preop = REGREAD16(ICH7_REG_PREOP);
447 optype = REGREAD16(ICH7_REG_OPTYPE);
448 opmenu[0] = REGREAD32(ICH7_REG_OPMENU);
449 opmenu[1] = REGREAD32(ICH7_REG_OPMENU + 4);
450 break;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000451 case SPI_CONTROLLER_ICH9:
FENG yu ningc05a2952008-12-08 18:16:58 +0000452 preop = REGREAD16(ICH9_REG_PREOP);
453 optype = REGREAD16(ICH9_REG_OPTYPE);
454 opmenu[0] = REGREAD32(ICH9_REG_OPMENU);
455 opmenu[1] = REGREAD32(ICH9_REG_OPMENU + 4);
456 break;
457 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000458 msg_perr("%s: unsupported chipset\n", __func__);
FENG yu ningc05a2952008-12-08 18:16:58 +0000459 return -1;
460 }
461
462 op->preop[0] = (uint8_t) preop;
463 op->preop[1] = (uint8_t) (preop >> 8);
464
465 for (a = 0; a < 8; a++) {
466 op->opcode[a].spi_type = (uint8_t) (optype & 0x3);
467 optype >>= 2;
468 }
469
470 for (a = 0; a < 4; a++) {
471 op->opcode[a].opcode = (uint8_t) (opmenu[0] & 0xff);
472 opmenu[0] >>= 8;
473 }
474
475 for (a = 4; a < 8; a++) {
476 op->opcode[a].opcode = (uint8_t) (opmenu[1] & 0xff);
477 opmenu[1] >>= 8;
478 }
479
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000480 /* No preopcodes used by default. */
481 for (a = 0; a < 8; a++)
FENG yu ningc05a2952008-12-08 18:16:58 +0000482 op->opcode[a].atomic = 0;
483
FENG yu ningc05a2952008-12-08 18:16:58 +0000484 return 0;
485}
486
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000487static int program_opcodes(OPCODES *op, int enable_undo)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000488{
489 uint8_t a;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000490 uint16_t preop, optype;
491 uint32_t opmenu[2];
Dominik Geyerb46acba2008-05-16 12:55:55 +0000492
493 /* Program Prefix Opcodes */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000494 /* 0:7 Prefix Opcode 1 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000495 preop = (op->preop[0]);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000496 /* 8:16 Prefix Opcode 2 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000497 preop |= ((uint16_t) op->preop[1]) << 8;
Uwe Hermann394131e2008-10-18 21:14:13 +0000498
Stefan Reinauera9424d52008-06-27 16:28:34 +0000499 /* Program Opcode Types 0 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000500 optype = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000501 for (a = 0; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000502 optype |= ((uint16_t) op->opcode[a].spi_type) << (a * 2);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000503 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000504
Stefan Reinauera9424d52008-06-27 16:28:34 +0000505 /* Program Allowable Opcodes 0 - 3 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000506 opmenu[0] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000507 for (a = 0; a < 4; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000508 opmenu[0] |= ((uint32_t) op->opcode[a].opcode) << (a * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000509 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000510
Dominik Geyerb46acba2008-05-16 12:55:55 +0000511 /*Program Allowable Opcodes 4 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000512 opmenu[1] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000513 for (a = 4; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000514 opmenu[1] |= ((uint32_t) op->opcode[a].opcode) << ((a - 4) * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000515 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000516
Sean Nelson316a29f2010-05-07 20:09:04 +0000517 msg_pdbg("\n%s: preop=%04x optype=%04x opmenu=%08x%08x\n", __func__, preop, optype, opmenu[0], opmenu[1]);
Michael Karcherb9dbe482011-05-11 17:07:07 +0000518 switch (spi_programmer->type) {
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000519 case SPI_CONTROLLER_ICH7:
520 case SPI_CONTROLLER_VIA:
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000521 /* Register undo only for enable_undo=1, i.e. first call. */
522 if (enable_undo) {
523 rmmio_valw(ich_spibar + ICH7_REG_PREOP);
524 rmmio_valw(ich_spibar + ICH7_REG_OPTYPE);
525 rmmio_vall(ich_spibar + ICH7_REG_OPMENU);
526 rmmio_vall(ich_spibar + ICH7_REG_OPMENU + 4);
527 }
528 mmio_writew(preop, ich_spibar + ICH7_REG_PREOP);
529 mmio_writew(optype, ich_spibar + ICH7_REG_OPTYPE);
530 mmio_writel(opmenu[0], ich_spibar + ICH7_REG_OPMENU);
531 mmio_writel(opmenu[1], ich_spibar + ICH7_REG_OPMENU + 4);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000532 break;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000533 case SPI_CONTROLLER_ICH9:
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000534 /* Register undo only for enable_undo=1, i.e. first call. */
535 if (enable_undo) {
536 rmmio_valw(ich_spibar + ICH9_REG_PREOP);
537 rmmio_valw(ich_spibar + ICH9_REG_OPTYPE);
538 rmmio_vall(ich_spibar + ICH9_REG_OPMENU);
539 rmmio_vall(ich_spibar + ICH9_REG_OPMENU + 4);
540 }
541 mmio_writew(preop, ich_spibar + ICH9_REG_PREOP);
542 mmio_writew(optype, ich_spibar + ICH9_REG_OPTYPE);
543 mmio_writel(opmenu[0], ich_spibar + ICH9_REG_OPMENU);
544 mmio_writel(opmenu[1], ich_spibar + ICH9_REG_OPMENU + 4);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000545 break;
546 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000547 msg_perr("%s: unsupported chipset\n", __func__);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000548 return -1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000549 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000550
551 return 0;
552}
553
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000554/*
555 * Try to set BBAR (BIOS Base Address Register), but read back the value in case
556 * it didn't stick.
557 */
Stefan Taunere27b2d42011-07-01 00:39:09 +0000558static void ich_set_bbar(uint32_t min_addr)
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000559{
Stefan Taunere27b2d42011-07-01 00:39:09 +0000560 int bbar_off;
Michael Karcherb9dbe482011-05-11 17:07:07 +0000561 switch (spi_programmer->type) {
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000562 case SPI_CONTROLLER_ICH7:
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +0000563 case SPI_CONTROLLER_VIA:
Stefan Taunere27b2d42011-07-01 00:39:09 +0000564 bbar_off = 0x50;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000565 break;
566 case SPI_CONTROLLER_ICH9:
Stefan Taunere27b2d42011-07-01 00:39:09 +0000567 bbar_off = ICH9_REG_BBAR;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000568 break;
569 default:
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +0000570 msg_perr("Unknown chipset for BBAR setting!\n");
Stefan Taunere27b2d42011-07-01 00:39:09 +0000571 return;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000572 }
Stefan Taunere27b2d42011-07-01 00:39:09 +0000573
574 ichspi_bbar = mmio_readl(ich_spibar + bbar_off) & ~BBAR_MASK;
575 if (ichspi_bbar) {
576 msg_pdbg("Reserved bits in BBAR not zero: 0x%08x\n",
577 ichspi_bbar);
578 }
579 min_addr &= BBAR_MASK;
580 ichspi_bbar |= min_addr;
581 rmmio_writel(ichspi_bbar, ich_spibar + bbar_off);
582 ichspi_bbar = mmio_readl(ich_spibar + bbar_off) & BBAR_MASK;
583
584 /* We don't have any option except complaining. And if the write
585 * failed, the restore will fail as well, so no problem there.
586 */
587 if (ichspi_bbar != min_addr)
588 msg_perr("Setting BBAR failed!\n");
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000589}
590
FENG yu ningf041e9b2008-12-15 02:32:11 +0000591/* This function generates OPCODES from or programs OPCODES to ICH according to
592 * the chipset's SPI configuration lock.
FENG yu ningc05a2952008-12-08 18:16:58 +0000593 *
FENG yu ningf041e9b2008-12-15 02:32:11 +0000594 * It should be called before ICH sends any spi command.
FENG yu ningc05a2952008-12-08 18:16:58 +0000595 */
Michael Karchera4448d92010-07-22 18:04:15 +0000596static int ich_init_opcodes(void)
FENG yu ningc05a2952008-12-08 18:16:58 +0000597{
598 int rc = 0;
599 OPCODES *curopcodes_done;
600
601 if (curopcodes)
602 return 0;
603
604 if (ichspi_lock) {
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000605 msg_pdbg("Reading OPCODES... ");
FENG yu ningc05a2952008-12-08 18:16:58 +0000606 curopcodes_done = &O_EXISTING;
FENG yu ningf041e9b2008-12-15 02:32:11 +0000607 rc = generate_opcodes(curopcodes_done);
FENG yu ningc05a2952008-12-08 18:16:58 +0000608 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000609 msg_pdbg("Programming OPCODES... ");
FENG yu ningc05a2952008-12-08 18:16:58 +0000610 curopcodes_done = &O_ST_M25P;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000611 rc = program_opcodes(curopcodes_done, 1);
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000612 /* Technically not part of opcode init, but it allows opcodes
613 * to run without transaction errors by setting the lowest
614 * allowed address to zero.
615 */
616 ich_set_bbar(0);
FENG yu ningc05a2952008-12-08 18:16:58 +0000617 }
618
619 if (rc) {
620 curopcodes = NULL;
Sean Nelson316a29f2010-05-07 20:09:04 +0000621 msg_perr("failed\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000622 return 1;
623 } else {
624 curopcodes = curopcodes_done;
Sean Nelson316a29f2010-05-07 20:09:04 +0000625 msg_pdbg("done\n");
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000626 pretty_print_opcodes(curopcodes);
627 msg_pdbg("\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000628 return 0;
629 }
630}
631
Stefan Reinauer43119562008-11-02 19:51:50 +0000632static int ich7_run_opcode(OPCODE op, uint32_t offset,
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000633 uint8_t datalength, uint8_t * data, int maxdata)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000634{
635 int write_cmd = 0;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000636 int timeout;
Peter Stuge7e2c0792008-06-29 01:30:41 +0000637 uint32_t temp32 = 0;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000638 uint16_t temp16;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000639 uint32_t a;
Stefan Reinauer43119562008-11-02 19:51:50 +0000640 uint64_t opmenu;
641 int opcode_index;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000642
643 /* Is it a write command? */
644 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
645 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
646 write_cmd = 1;
647 }
648
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000649 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
650 while ((REGREAD16(ICH7_REG_SPIS) & SPIS_SCIP) && --timeout) {
651 programmer_delay(10);
652 }
653 if (!timeout) {
654 msg_perr("Error: SCIP never cleared!\n");
655 return 1;
656 }
657
Dominik Geyerb46acba2008-05-16 12:55:55 +0000658 /* Programm Offset in Flash into FADDR */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000659 REGWRITE32(ICH7_REG_SPIA, (offset & 0x00FFFFFF)); /* SPI addresses are 24 BIT only */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000660
661 /* Program data into FDATA0 to N */
662 if (write_cmd && (datalength != 0)) {
663 temp32 = 0;
664 for (a = 0; a < datalength; a++) {
665 if ((a % 4) == 0) {
666 temp32 = 0;
667 }
668
669 temp32 |= ((uint32_t) data[a]) << ((a % 4) * 8);
670
671 if ((a % 4) == 3) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000672 REGWRITE32(ICH7_REG_SPID0 + (a - (a % 4)),
673 temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000674 }
675 }
676 if (((a - 1) % 4) != 3) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000677 REGWRITE32(ICH7_REG_SPID0 +
678 ((a - 1) - ((a - 1) % 4)), temp32);
679 }
680
681 }
682
683 /* Assemble SPIS */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000684 temp16 = REGREAD16(ICH7_REG_SPIS);
685 /* keep reserved bits */
686 temp16 &= SPIS_RESERVED_MASK;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000687 /* clear error status registers */
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000688 temp16 |= (SPIS_CDS | SPIS_FCERR);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000689 REGWRITE16(ICH7_REG_SPIS, temp16);
690
691 /* Assemble SPIC */
692 temp16 = 0;
693
694 if (datalength != 0) {
695 temp16 |= SPIC_DS;
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000696 temp16 |= ((uint32_t) ((datalength - 1) & (maxdata - 1))) << 8;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000697 }
698
699 /* Select opcode */
Stefan Reinauer43119562008-11-02 19:51:50 +0000700 opmenu = REGREAD32(ICH7_REG_OPMENU);
701 opmenu |= ((uint64_t)REGREAD32(ICH7_REG_OPMENU + 4)) << 32;
702
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000703 for (opcode_index = 0; opcode_index < 8; opcode_index++) {
704 if ((opmenu & 0xff) == op.opcode) {
Stefan Reinauer43119562008-11-02 19:51:50 +0000705 break;
706 }
707 opmenu >>= 8;
708 }
709 if (opcode_index == 8) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000710 msg_pdbg("Opcode %x not found.\n", op.opcode);
Stefan Reinauer43119562008-11-02 19:51:50 +0000711 return 1;
712 }
713 temp16 |= ((uint16_t) (opcode_index & 0x07)) << 4;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000714
Michael Karcher136125a2011-04-29 22:11:36 +0000715 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
716 /* Handle Atomic. Atomic commands include three steps:
717 - sending the preop (mainly EWSR or WREN)
718 - sending the main command
719 - waiting for the busy bit (WIP) to be cleared
720 This means the timeout must be sufficient for chip erase
721 of slow high-capacity chips.
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000722 */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000723 switch (op.atomic) {
724 case 2:
725 /* Select second preop. */
726 temp16 |= SPIC_SPOP;
727 /* And fall through. */
728 case 1:
729 /* Atomic command (preop+op) */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000730 temp16 |= SPIC_ACS;
Michael Karcher136125a2011-04-29 22:11:36 +0000731 timeout = 100 * 1000 * 60; /* 60 seconds */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000732 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000733 }
734
735 /* Start */
736 temp16 |= SPIC_SCGO;
737
738 /* write it */
739 REGWRITE16(ICH7_REG_SPIC, temp16);
740
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000741 /* Wait for Cycle Done Status or Flash Cycle Error. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000742 while (((REGREAD16(ICH7_REG_SPIS) & (SPIS_CDS | SPIS_FCERR)) == 0) &&
743 --timeout) {
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000744 programmer_delay(10);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000745 }
746 if (!timeout) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000747 msg_perr("timeout, ICH7_REG_SPIS=0x%04x\n",
748 REGREAD16(ICH7_REG_SPIS));
749 return 1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000750 }
751
Sean Nelson316a29f2010-05-07 20:09:04 +0000752 /* FIXME: make sure we do not needlessly cause transaction errors. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000753 temp16 = REGREAD16(ICH7_REG_SPIS);
754 if (temp16 & SPIS_FCERR) {
Stefan Tauner8ed29342011-04-29 23:53:09 +0000755 msg_perr("Transaction error!\n");
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000756 /* keep reserved bits */
757 temp16 &= SPIS_RESERVED_MASK;
758 REGWRITE16(ICH7_REG_SPIS, temp16 | SPIS_FCERR);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000759 return 1;
760 }
761
762 if ((!write_cmd) && (datalength != 0)) {
763 for (a = 0; a < datalength; a++) {
764 if ((a % 4) == 0) {
765 temp32 = REGREAD32(ICH7_REG_SPID0 + (a));
766 }
767
768 data[a] =
769 (temp32 & (((uint32_t) 0xff) << ((a % 4) * 8)))
770 >> ((a % 4) * 8);
771 }
772 }
773
774 return 0;
775}
776
Stefan Reinauer43119562008-11-02 19:51:50 +0000777static int ich9_run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +0000778 uint8_t datalength, uint8_t * data)
779{
780 int write_cmd = 0;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000781 int timeout;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000782 uint32_t temp32;
783 uint32_t a;
Stefan Reinauer43119562008-11-02 19:51:50 +0000784 uint64_t opmenu;
785 int opcode_index;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000786
787 /* Is it a write command? */
788 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
789 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
790 write_cmd = 1;
791 }
792
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000793 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
794 while ((REGREAD8(ICH9_REG_SSFS) & SSFS_SCIP) && --timeout) {
795 programmer_delay(10);
796 }
797 if (!timeout) {
798 msg_perr("Error: SCIP never cleared!\n");
799 return 1;
800 }
801
Stefan Reinauera9424d52008-06-27 16:28:34 +0000802 /* Programm Offset in Flash into FADDR */
803 REGWRITE32(ICH9_REG_FADDR, (offset & 0x00FFFFFF)); /* SPI addresses are 24 BIT only */
804
805 /* Program data into FDATA0 to N */
806 if (write_cmd && (datalength != 0)) {
807 temp32 = 0;
808 for (a = 0; a < datalength; a++) {
809 if ((a % 4) == 0) {
810 temp32 = 0;
811 }
812
813 temp32 |= ((uint32_t) data[a]) << ((a % 4) * 8);
814
815 if ((a % 4) == 3) {
816 REGWRITE32(ICH9_REG_FDATA0 + (a - (a % 4)),
817 temp32);
818 }
819 }
820 if (((a - 1) % 4) != 3) {
821 REGWRITE32(ICH9_REG_FDATA0 +
822 ((a - 1) - ((a - 1) % 4)), temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000823 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000824 }
825
826 /* Assemble SSFS + SSFC */
Helge Wagnera319be12010-08-11 21:06:10 +0000827 temp32 = REGREAD32(ICH9_REG_SSFS);
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000828 /* Keep reserved bits only */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000829 temp32 &= SSFS_RESERVED_MASK | SSFC_RESERVED_MASK;
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000830 /* Clear cycle done and cycle error status registers */
831 temp32 |= (SSFS_FDONE | SSFS_FCERR);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000832 REGWRITE32(ICH9_REG_SSFS, temp32);
833
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000834 /* Use 20 MHz */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000835 temp32 |= SSFC_SCF_20MHZ;
836
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000837 /* Set data byte count (DBC) and data cycle bit (DS) */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000838 if (datalength != 0) {
839 uint32_t datatemp;
840 temp32 |= SSFC_DS;
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000841 datatemp = ((((uint32_t)datalength - 1) << SSFC_DBC_OFF) &
842 SSFC_DBC);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000843 temp32 |= datatemp;
844 }
845
846 /* Select opcode */
Stefan Reinauer43119562008-11-02 19:51:50 +0000847 opmenu = REGREAD32(ICH9_REG_OPMENU);
848 opmenu |= ((uint64_t)REGREAD32(ICH9_REG_OPMENU + 4)) << 32;
849
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000850 for (opcode_index = 0; opcode_index < 8; opcode_index++) {
851 if ((opmenu & 0xff) == op.opcode) {
Stefan Reinauer43119562008-11-02 19:51:50 +0000852 break;
853 }
854 opmenu >>= 8;
855 }
856 if (opcode_index == 8) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000857 msg_pdbg("Opcode %x not found.\n", op.opcode);
Stefan Reinauer43119562008-11-02 19:51:50 +0000858 return 1;
859 }
860 temp32 |= ((uint32_t) (opcode_index & 0x07)) << (8 + 4);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000861
Michael Karcher136125a2011-04-29 22:11:36 +0000862 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
863 /* Handle Atomic. Atomic commands include three steps:
864 - sending the preop (mainly EWSR or WREN)
865 - sending the main command
866 - waiting for the busy bit (WIP) to be cleared
867 This means the timeout must be sufficient for chip erase
868 of slow high-capacity chips.
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000869 */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000870 switch (op.atomic) {
871 case 2:
872 /* Select second preop. */
873 temp32 |= SSFC_SPOP;
874 /* And fall through. */
875 case 1:
876 /* Atomic command (preop+op) */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000877 temp32 |= SSFC_ACS;
Michael Karcher136125a2011-04-29 22:11:36 +0000878 timeout = 100 * 1000 * 60; /* 60 seconds */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000879 break;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000880 }
881
882 /* Start */
883 temp32 |= SSFC_SCGO;
884
885 /* write it */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000886 REGWRITE32(ICH9_REG_SSFS, temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000887
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000888 /* Wait for Cycle Done Status or Flash Cycle Error. */
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000889 while (((REGREAD32(ICH9_REG_SSFS) & (SSFS_FDONE | SSFS_FCERR)) == 0) &&
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000890 --timeout) {
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000891 programmer_delay(10);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000892 }
893 if (!timeout) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000894 msg_perr("timeout, ICH9_REG_SSFS=0x%08x\n",
895 REGREAD32(ICH9_REG_SSFS));
896 return 1;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000897 }
898
Sean Nelson316a29f2010-05-07 20:09:04 +0000899 /* FIXME make sure we do not needlessly cause transaction errors. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000900 temp32 = REGREAD32(ICH9_REG_SSFS);
901 if (temp32 & SSFS_FCERR) {
Stefan Tauner8ed29342011-04-29 23:53:09 +0000902 msg_perr("Transaction error!\n");
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000903 prettyprint_ich9_reg_ssfs(temp32);
904 prettyprint_ich9_reg_ssfc(temp32);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000905 /* keep reserved bits */
906 temp32 &= SSFS_RESERVED_MASK | SSFC_RESERVED_MASK;
907 /* Clear the transaction error. */
908 REGWRITE32(ICH9_REG_SSFS, temp32 | SSFS_FCERR);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000909 return 1;
910 }
911
912 if ((!write_cmd) && (datalength != 0)) {
913 for (a = 0; a < datalength; a++) {
914 if ((a % 4) == 0) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000915 temp32 = REGREAD32(ICH9_REG_FDATA0 + (a));
Dominik Geyerb46acba2008-05-16 12:55:55 +0000916 }
917
918 data[a] =
Stefan Reinauera9424d52008-06-27 16:28:34 +0000919 (temp32 & (((uint32_t) 0xff) << ((a % 4) * 8)))
920 >> ((a % 4) * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000921 }
922 }
923
924 return 0;
925}
926
Stefan Reinauer43119562008-11-02 19:51:50 +0000927static int run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +0000928 uint8_t datalength, uint8_t * data)
929{
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +0000930 /* max_data_read == max_data_write for all Intel/VIA SPI masters */
931 uint8_t maxlength = spi_programmer->max_data_read;
932
933 if (spi_programmer->type == SPI_CONTROLLER_NONE) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000934 msg_perr("%s: unsupported chipset\n", __func__);
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +0000935 return -1;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000936 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000937
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +0000938 if (datalength > maxlength) {
939 msg_perr("%s: Internal command size error for "
940 "opcode 0x%02x, got datalength=%i, want <=%i\n",
941 __func__, op.opcode, datalength, maxlength);
942 return SPI_INVALID_LENGTH;
943 }
944
945 switch (spi_programmer->type) {
946 case SPI_CONTROLLER_VIA:
947 case SPI_CONTROLLER_ICH7:
948 return ich7_run_opcode(op, offset, datalength, data, maxlength);
949 case SPI_CONTROLLER_ICH9:
950 return ich9_run_opcode(op, offset, datalength, data);
951 default:
952 /* If we ever get here, something really weird happened */
953 return -1;
954 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000955}
956
Michael Karcherb9dbe482011-05-11 17:07:07 +0000957static int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000958 const unsigned char *writearr, unsigned char *readarr)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000959{
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000960 int result;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000961 int opcode_index = -1;
962 const unsigned char cmd = *writearr;
963 OPCODE *opcode;
964 uint32_t addr = 0;
965 uint8_t *data;
966 int count;
967
Dominik Geyerb46acba2008-05-16 12:55:55 +0000968 /* find cmd in opcodes-table */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000969 opcode_index = find_opcode(curopcodes, cmd);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000970 if (opcode_index == -1) {
Helge Wagner738e2522010-10-05 22:06:05 +0000971 if (!ichspi_lock)
972 opcode_index = reprogram_opcode_on_the_fly(cmd, writecnt, readcnt);
973 if (opcode_index == -1) {
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000974 msg_pdbg("Invalid OPCODE 0x%02x, will not execute.\n",
975 cmd);
Helge Wagner738e2522010-10-05 22:06:05 +0000976 return SPI_INVALID_OPCODE;
977 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000978 }
979
980 opcode = &(curopcodes->opcode[opcode_index]);
981
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000982 /* The following valid writecnt/readcnt combinations exist:
983 * writecnt = 4, readcnt >= 0
984 * writecnt = 1, readcnt >= 0
985 * writecnt >= 4, readcnt = 0
986 * writecnt >= 1, readcnt = 0
987 * writecnt >= 1 is guaranteed for all commands.
988 */
989 if ((opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS) &&
990 (writecnt != 4)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000991 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000992 "0x%02x, got writecnt=%i, want =4\n", __func__, cmd,
993 writecnt);
994 return SPI_INVALID_LENGTH;
995 }
996 if ((opcode->spi_type == SPI_OPCODE_TYPE_READ_NO_ADDRESS) &&
997 (writecnt != 1)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000998 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000999 "0x%02x, got writecnt=%i, want =1\n", __func__, cmd,
1000 writecnt);
1001 return SPI_INVALID_LENGTH;
1002 }
1003 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) &&
1004 (writecnt < 4)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001005 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001006 "0x%02x, got writecnt=%i, want >=4\n", __func__, cmd,
1007 writecnt);
1008 return SPI_INVALID_LENGTH;
1009 }
1010 if (((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1011 (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)) &&
1012 (readcnt)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001013 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001014 "0x%02x, got readcnt=%i, want =0\n", __func__, cmd,
1015 readcnt);
1016 return SPI_INVALID_LENGTH;
1017 }
1018
Dominik Geyerb46acba2008-05-16 12:55:55 +00001019 /* if opcode-type requires an address */
1020 if (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS ||
1021 opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001022 addr = (writearr[1] << 16) |
1023 (writearr[2] << 8) | (writearr[3] << 0);
Michael Karcherb9dbe482011-05-11 17:07:07 +00001024 switch (spi_programmer->type) {
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +00001025 case SPI_CONTROLLER_ICH7:
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00001026 case SPI_CONTROLLER_VIA:
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +00001027 case SPI_CONTROLLER_ICH9:
1028 if (addr < ichspi_bbar) {
1029 msg_perr("%s: Address 0x%06x below allowed "
1030 "range 0x%06x-0xffffff\n", __func__,
1031 addr, ichspi_bbar);
1032 return SPI_INVALID_ADDRESS;
1033 }
1034 break;
1035 default:
1036 break;
1037 }
Dominik Geyerb46acba2008-05-16 12:55:55 +00001038 }
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001039
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001040 /* Translate read/write array/count.
1041 * The maximum data length is identical for the maximum read length and
1042 * for the maximum write length excluding opcode and address. Opcode and
1043 * address are stored in separate registers, not in the data registers
1044 * and are thus not counted towards data length. The only exception
1045 * applies if the opcode definition (un)intentionally classifies said
1046 * opcode incorrectly as non-address opcode or vice versa. */
Dominik Geyerb46acba2008-05-16 12:55:55 +00001047 if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS) {
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001048 data = (uint8_t *) (writearr + 1);
1049 count = writecnt - 1;
1050 } else if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
1051 data = (uint8_t *) (writearr + 4);
1052 count = writecnt - 4;
1053 } else {
1054 data = (uint8_t *) readarr;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001055 count = readcnt;
1056 }
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001057
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001058 result = run_opcode(*opcode, addr, count, data);
1059 if (result) {
Stefan Tauner8ed29342011-04-29 23:53:09 +00001060 msg_pdbg("Running OPCODE 0x%02x failed ", opcode->opcode);
1061 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1062 (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS)) {
1063 msg_pdbg("at address 0x%06x ", addr);
1064 }
1065 msg_pdbg("(payload length was %d).\n", count);
1066
1067 /* Print out the data array if it contains data to write.
1068 * Errors are detected before the received data is read back into
1069 * the array so it won't make sense to print it then. */
1070 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1071 (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)) {
1072 int i;
1073 msg_pspew("The data was:\n");
1074 for(i=0; i<count; i++){
1075 msg_pspew("%3d: 0x%02x\n", i, data[i]);
1076 }
1077 }
Dominik Geyerb46acba2008-05-16 12:55:55 +00001078 }
1079
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001080 return result;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001081}
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001082
Michael Karcherb9dbe482011-05-11 17:07:07 +00001083static int ich_spi_send_multicommand(struct spi_command *cmds)
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001084{
1085 int ret = 0;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001086 int i;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001087 int oppos, preoppos;
1088 for (; (cmds->writecnt || cmds->readcnt) && !ret; cmds++) {
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001089 if ((cmds + 1)->writecnt || (cmds + 1)->readcnt) {
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001090 /* Next command is valid. */
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001091 preoppos = find_preop(curopcodes, cmds->writearr[0]);
1092 oppos = find_opcode(curopcodes, (cmds + 1)->writearr[0]);
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001093 if ((oppos == -1) && (preoppos != -1)) {
1094 /* Current command is listed as preopcode in
1095 * ICH struct OPCODES, but next command is not
1096 * listed as opcode in that struct.
1097 * Check for command sanity, then
1098 * try to reprogram the ICH opcode list.
1099 */
1100 if (find_preop(curopcodes,
1101 (cmds + 1)->writearr[0]) != -1) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001102 msg_perr("%s: Two subsequent "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001103 "preopcodes 0x%02x and 0x%02x, "
1104 "ignoring the first.\n",
1105 __func__, cmds->writearr[0],
1106 (cmds + 1)->writearr[0]);
1107 continue;
1108 }
1109 /* If the chipset is locked down, we'll fail
1110 * during execution of the next command anyway.
1111 * No need to bother with fixups.
1112 */
1113 if (!ichspi_lock) {
Helge Wagner738e2522010-10-05 22:06:05 +00001114 oppos = reprogram_opcode_on_the_fly((cmds + 1)->writearr[0], (cmds + 1)->writecnt, (cmds + 1)->readcnt);
1115 if (oppos == -1)
1116 continue;
1117 curopcodes->opcode[oppos].atomic = preoppos + 1;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001118 continue;
1119 }
1120 }
1121 if ((oppos != -1) && (preoppos != -1)) {
1122 /* Current command is listed as preopcode in
1123 * ICH struct OPCODES and next command is listed
1124 * as opcode in that struct. Match them up.
1125 */
1126 curopcodes->opcode[oppos].atomic = preoppos + 1;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001127 continue;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001128 }
1129 /* If none of the above if-statements about oppos or
1130 * preoppos matched, this is a normal opcode.
1131 */
1132 }
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001133 ret = ich_spi_send_command(cmds->writecnt, cmds->readcnt,
1134 cmds->writearr, cmds->readarr);
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001135 /* Reset the type of all opcodes to non-atomic. */
1136 for (i = 0; i < 8; i++)
1137 curopcodes->opcode[i].atomic = 0;
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001138 }
1139 return ret;
1140}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001141
Michael Karchera4448d92010-07-22 18:04:15 +00001142#define ICH_BMWAG(x) ((x >> 24) & 0xff)
1143#define ICH_BMRAG(x) ((x >> 16) & 0xff)
1144#define ICH_BRWA(x) ((x >> 8) & 0xff)
1145#define ICH_BRRA(x) ((x >> 0) & 0xff)
1146
1147#define ICH_FREG_BASE(x) ((x >> 0) & 0x1fff)
1148#define ICH_FREG_LIMIT(x) ((x >> 16) & 0x1fff)
1149
1150static void do_ich9_spi_frap(uint32_t frap, int i)
1151{
Mathias Krausea60faab2011-01-17 07:50:42 +00001152 static const char *const access_names[4] = {
Michael Karchera4448d92010-07-22 18:04:15 +00001153 "locked", "read-only", "write-only", "read-write"
1154 };
Mathias Krausea60faab2011-01-17 07:50:42 +00001155 static const char *const region_names[5] = {
Michael Karchera4448d92010-07-22 18:04:15 +00001156 "Flash Descriptor", "BIOS", "Management Engine",
1157 "Gigabit Ethernet", "Platform Data"
1158 };
1159 uint32_t base, limit;
1160 int rwperms = (((ICH_BRWA(frap) >> i) & 1) << 1) |
1161 (((ICH_BRRA(frap) >> i) & 1) << 0);
Stefan Tauner29c80832011-06-12 08:14:10 +00001162 int offset = ICH9_REG_FREG0 + i * 4;
Michael Karchera4448d92010-07-22 18:04:15 +00001163 uint32_t freg = mmio_readl(ich_spibar + offset);
1164
1165 msg_pdbg("0x%02X: 0x%08x (FREG%i: %s)\n",
1166 offset, freg, i, region_names[i]);
1167
1168 base = ICH_FREG_BASE(freg);
1169 limit = ICH_FREG_LIMIT(freg);
Joshua Roysd172ecd2011-05-26 13:30:51 +00001170 if (base > limit) {
Michael Karchera4448d92010-07-22 18:04:15 +00001171 /* this FREG is disabled */
1172 msg_pdbg("%s region is unused.\n", region_names[i]);
1173 return;
1174 }
1175
1176 msg_pdbg("0x%08x-0x%08x is %s\n",
1177 (base << 12), (limit << 12) | 0x0fff,
1178 access_names[rwperms]);
1179}
1180
Michael Karcherb9dbe482011-05-11 17:07:07 +00001181static const struct spi_programmer spi_programmer_ich7 = {
1182 .type = SPI_CONTROLLER_ICH7,
1183 .max_data_read = 64,
1184 .max_data_write = 64,
1185 .command = ich_spi_send_command,
1186 .multicommand = ich_spi_send_multicommand,
1187 .read = default_spi_read,
1188 .write_256 = default_spi_write_256,
1189};
1190
1191static const struct spi_programmer spi_programmer_ich9 = {
1192 .type = SPI_CONTROLLER_ICH9,
1193 .max_data_read = 64,
1194 .max_data_write = 64,
1195 .command = ich_spi_send_command,
1196 .multicommand = ich_spi_send_multicommand,
1197 .read = default_spi_read,
1198 .write_256 = default_spi_write_256,
1199};
1200
Michael Karchera4448d92010-07-22 18:04:15 +00001201int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
1202 int ich_generation)
1203{
1204 int i;
1205 uint8_t old, new;
1206 uint16_t spibar_offset, tmp2;
1207 uint32_t tmp;
1208
Michael Karchera4448d92010-07-22 18:04:15 +00001209 switch (ich_generation) {
1210 case 7:
Michael Karcherb9dbe482011-05-11 17:07:07 +00001211 register_spi_programmer(&spi_programmer_ich7);
Michael Karchera4448d92010-07-22 18:04:15 +00001212 spibar_offset = 0x3020;
1213 break;
1214 case 8:
Michael Karcherb9dbe482011-05-11 17:07:07 +00001215 register_spi_programmer(&spi_programmer_ich9);
Michael Karchera4448d92010-07-22 18:04:15 +00001216 spibar_offset = 0x3020;
1217 break;
1218 case 9:
1219 case 10:
1220 default: /* Future version might behave the same */
Michael Karcherb9dbe482011-05-11 17:07:07 +00001221 register_spi_programmer(&spi_programmer_ich9);
Michael Karchera4448d92010-07-22 18:04:15 +00001222 spibar_offset = 0x3800;
1223 break;
1224 }
1225
1226 /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */
1227 msg_pdbg("SPIBAR = 0x%x + 0x%04x\n", base, spibar_offset);
1228
1229 /* Assign Virtual Address */
1230 ich_spibar = rcrb + spibar_offset;
1231
Michael Karcherb9dbe482011-05-11 17:07:07 +00001232 switch (spi_programmer->type) {
Michael Karchera4448d92010-07-22 18:04:15 +00001233 case SPI_CONTROLLER_ICH7:
1234 msg_pdbg("0x00: 0x%04x (SPIS)\n",
1235 mmio_readw(ich_spibar + 0));
1236 msg_pdbg("0x02: 0x%04x (SPIC)\n",
1237 mmio_readw(ich_spibar + 2));
1238 msg_pdbg("0x04: 0x%08x (SPIA)\n",
1239 mmio_readl(ich_spibar + 4));
1240 for (i = 0; i < 8; i++) {
1241 int offs;
1242 offs = 8 + (i * 8);
1243 msg_pdbg("0x%02x: 0x%08x (SPID%d)\n", offs,
1244 mmio_readl(ich_spibar + offs), i);
1245 msg_pdbg("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
1246 mmio_readl(ich_spibar + offs + 4), i);
1247 }
1248 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
1249 msg_pdbg("0x50: 0x%08x (BBAR)\n",
1250 ichspi_bbar);
1251 msg_pdbg("0x54: 0x%04x (PREOP)\n",
1252 mmio_readw(ich_spibar + 0x54));
1253 msg_pdbg("0x56: 0x%04x (OPTYPE)\n",
1254 mmio_readw(ich_spibar + 0x56));
1255 msg_pdbg("0x58: 0x%08x (OPMENU)\n",
1256 mmio_readl(ich_spibar + 0x58));
1257 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n",
1258 mmio_readl(ich_spibar + 0x5c));
1259 for (i = 0; i < 4; i++) {
1260 int offs;
1261 offs = 0x60 + (i * 4);
1262 msg_pdbg("0x%02x: 0x%08x (PBR%d)\n", offs,
1263 mmio_readl(ich_spibar + offs), i);
1264 }
Michael Karchera4448d92010-07-22 18:04:15 +00001265 if (mmio_readw(ich_spibar) & (1 << 15)) {
1266 msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n");
1267 ichspi_lock = 1;
1268 }
1269 ich_init_opcodes();
1270 break;
1271 case SPI_CONTROLLER_ICH9:
Stefan Tauner29c80832011-06-12 08:14:10 +00001272 tmp2 = mmio_readw(ich_spibar + ICH9_REG_HSFS);
Michael Karchera4448d92010-07-22 18:04:15 +00001273 msg_pdbg("0x04: 0x%04x (HSFS)\n", tmp2);
Stefan Tauner55206942011-06-11 09:53:22 +00001274 prettyprint_ich9_reg_hsfs(tmp2);
Stefan Tauner29c80832011-06-12 08:14:10 +00001275 if (tmp2 & HSFS_FLOCKDN) {
Stefan Tauner55206942011-06-11 09:53:22 +00001276 msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n");
1277 ichspi_lock = 1;
1278 }
1279
Stefan Tauner29c80832011-06-12 08:14:10 +00001280 tmp2 = mmio_readw(ich_spibar + ICH9_REG_HSFC);
Stefan Tauner55206942011-06-11 09:53:22 +00001281 msg_pdbg("0x06: 0x%04x (HSFC)\n", tmp2);
1282 prettyprint_ich9_reg_hsfc(tmp2);
Michael Karchera4448d92010-07-22 18:04:15 +00001283
Stefan Tauner29c80832011-06-12 08:14:10 +00001284 tmp = mmio_readl(ich_spibar + ICH9_REG_FRAP);
Michael Karchera4448d92010-07-22 18:04:15 +00001285 msg_pdbg("0x50: 0x%08x (FRAP)\n", tmp);
1286 msg_pdbg("BMWAG 0x%02x, ", ICH_BMWAG(tmp));
1287 msg_pdbg("BMRAG 0x%02x, ", ICH_BMRAG(tmp));
1288 msg_pdbg("BRWA 0x%02x, ", ICH_BRWA(tmp));
1289 msg_pdbg("BRRA 0x%02x\n", ICH_BRRA(tmp));
1290
1291 /* print out the FREGx registers along with FRAP access bits */
1292 for(i = 0; i < 5; i++)
1293 do_ich9_spi_frap(tmp, i);
1294
1295 msg_pdbg("0x74: 0x%08x (PR0)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001296 mmio_readl(ich_spibar + ICH9_REG_PR0));
Michael Karchera4448d92010-07-22 18:04:15 +00001297 msg_pdbg("0x78: 0x%08x (PR1)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001298 mmio_readl(ich_spibar + ICH9_REG_PR1));
Michael Karchera4448d92010-07-22 18:04:15 +00001299 msg_pdbg("0x7C: 0x%08x (PR2)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001300 mmio_readl(ich_spibar + ICH9_REG_PR2));
Michael Karchera4448d92010-07-22 18:04:15 +00001301 msg_pdbg("0x80: 0x%08x (PR3)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001302 mmio_readl(ich_spibar + ICH9_REG_PR3));
Michael Karchera4448d92010-07-22 18:04:15 +00001303 msg_pdbg("0x84: 0x%08x (PR4)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001304 mmio_readl(ich_spibar + ICH9_REG_PR4));
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001305
Stefan Tauner29c80832011-06-12 08:14:10 +00001306 tmp = mmio_readl(ich_spibar + ICH9_REG_SSFS);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001307 msg_pdbg("0x90: 0x%02x (SSFS)\n", tmp & 0xff);
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001308 prettyprint_ich9_reg_ssfs(tmp);
Stefan Tauner29c80832011-06-12 08:14:10 +00001309 if (tmp & SSFS_FCERR) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001310 msg_pdbg("Clearing SSFS.FCERR\n");
Stefan Tauner29c80832011-06-12 08:14:10 +00001311 mmio_writeb(SSFS_FCERR, ich_spibar + ICH9_REG_SSFS);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001312 }
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001313 msg_pdbg("0x91: 0x%06x (SSFC)\n", tmp >> 8);
1314 prettyprint_ich9_reg_ssfc(tmp);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001315
Michael Karchera4448d92010-07-22 18:04:15 +00001316 msg_pdbg("0x94: 0x%04x (PREOP)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001317 mmio_readw(ich_spibar + ICH9_REG_PREOP));
Michael Karchera4448d92010-07-22 18:04:15 +00001318 msg_pdbg("0x96: 0x%04x (OPTYPE)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001319 mmio_readw(ich_spibar + ICH9_REG_OPTYPE));
Michael Karchera4448d92010-07-22 18:04:15 +00001320 msg_pdbg("0x98: 0x%08x (OPMENU)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001321 mmio_readl(ich_spibar + ICH9_REG_OPMENU));
Michael Karchera4448d92010-07-22 18:04:15 +00001322 msg_pdbg("0x9C: 0x%08x (OPMENU+4)\n",
Stefan Tauner29c80832011-06-12 08:14:10 +00001323 mmio_readl(ich_spibar + ICH9_REG_OPMENU + 4));
1324 ichspi_bbar = mmio_readl(ich_spibar + ICH9_REG_BBAR);
Michael Karchera4448d92010-07-22 18:04:15 +00001325 msg_pdbg("0xA0: 0x%08x (BBAR)\n",
1326 ichspi_bbar);
Michael Karchera4448d92010-07-22 18:04:15 +00001327 ich_init_opcodes();
1328 break;
1329 default:
1330 /* Nothing */
1331 break;
1332 }
1333
1334 old = pci_read_byte(dev, 0xdc);
1335 msg_pdbg("SPI Read Configuration: ");
1336 new = (old >> 2) & 0x3;
1337 switch (new) {
1338 case 0:
1339 case 1:
1340 case 2:
1341 msg_pdbg("prefetching %sabled, caching %sabled, ",
1342 (new & 0x2) ? "en" : "dis",
1343 (new & 0x1) ? "dis" : "en");
1344 break;
1345 default:
1346 msg_pdbg("invalid prefetching/caching settings, ");
1347 break;
1348 }
1349 return 0;
1350}
1351
Michael Karcherb9dbe482011-05-11 17:07:07 +00001352static const struct spi_programmer spi_programmer_via = {
1353 .type = SPI_CONTROLLER_VIA,
1354 .max_data_read = 16,
1355 .max_data_write = 16,
1356 .command = ich_spi_send_command,
1357 .multicommand = ich_spi_send_multicommand,
1358 .read = default_spi_read,
1359 .write_256 = default_spi_write_256,
1360};
1361
Michael Karchera4448d92010-07-22 18:04:15 +00001362int via_init_spi(struct pci_dev *dev)
1363{
1364 uint32_t mmio_base;
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00001365 int i;
Michael Karchera4448d92010-07-22 18:04:15 +00001366
1367 mmio_base = (pci_read_long(dev, 0xbc)) << 8;
1368 msg_pdbg("MMIO base at = 0x%x\n", mmio_base);
1369 ich_spibar = physmap("VT8237S MMIO registers", mmio_base, 0x70);
1370
Michael Karchera4448d92010-07-22 18:04:15 +00001371 /* Not sure if it speaks all these bus protocols. */
Michael Karcherb9dbe482011-05-11 17:07:07 +00001372 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
1373 register_spi_programmer(&spi_programmer_via);
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00001374
1375 msg_pdbg("0x00: 0x%04x (SPIS)\n", mmio_readw(ich_spibar + 0));
1376 msg_pdbg("0x02: 0x%04x (SPIC)\n", mmio_readw(ich_spibar + 2));
1377 msg_pdbg("0x04: 0x%08x (SPIA)\n", mmio_readl(ich_spibar + 4));
1378 for (i = 0; i < 2; i++) {
1379 int offs;
1380 offs = 8 + (i * 8);
1381 msg_pdbg("0x%02x: 0x%08x (SPID%d)\n", offs,
1382 mmio_readl(ich_spibar + offs), i);
1383 msg_pdbg("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
1384 mmio_readl(ich_spibar + offs + 4), i);
1385 }
1386 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
1387 msg_pdbg("0x50: 0x%08x (BBAR)\n", ichspi_bbar);
1388 msg_pdbg("0x54: 0x%04x (PREOP)\n", mmio_readw(ich_spibar + 0x54));
1389 msg_pdbg("0x56: 0x%04x (OPTYPE)\n", mmio_readw(ich_spibar + 0x56));
1390 msg_pdbg("0x58: 0x%08x (OPMENU)\n", mmio_readl(ich_spibar + 0x58));
1391 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n", mmio_readl(ich_spibar + 0x5c));
1392 for (i = 0; i < 3; i++) {
1393 int offs;
1394 offs = 0x60 + (i * 4);
1395 msg_pdbg("0x%02x: 0x%08x (PBR%d)\n", offs,
1396 mmio_readl(ich_spibar + offs), i);
1397 }
1398 msg_pdbg("0x6c: 0x%04x (CLOCK/DEBUG)\n",
1399 mmio_readw(ich_spibar + 0x6c));
1400 if (mmio_readw(ich_spibar) & (1 << 15)) {
1401 msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n");
1402 ichspi_lock = 1;
1403 }
1404
Michael Karchera4448d92010-07-22 18:04:15 +00001405 ich_init_opcodes();
1406
1407 return 0;
1408}
1409
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001410#endif