blob: 9dd299ea7499e2c85fe07de3e22a09e14dfd9ce8 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000028#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Uwe Hermannffec5f32007-08-23 16:08:21 +000069/**
70 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000071 *
72 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +000073 * - Agami Aruma
74 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000075 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000076static int w83627hf_gpio24_raise(uint16_t port, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000077{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000078 w836xx_ext_enter(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000079
Uwe Hermann372eeb52007-12-04 21:49:06 +000080 /* Is this the W83627HF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000081 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000082 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000083 name, sio_read(port, 0x20));
84 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000085 return -1;
86 }
87
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000088 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000089 sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000090
Uwe Hermann372eeb52007-12-04 21:49:06 +000091 /* Select logical device 8: GPIO port 2 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000092 sio_write(port, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000093
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000094 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
95 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
96 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
97 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000098
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000099 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000100
101 return 0;
102}
103
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000104static int w83627hf_gpio24_raise_2e(const char *name)
105{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000106 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000107}
108
109/**
110 * Winbond W83627THF: GPIO 4, bit 4
111 *
112 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000113 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000114 * - MSI K8N-NEO3
115 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000116static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000117{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000118 w836xx_ext_enter(port);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000119
120 /* Is this the W83627THF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000121 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000122 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000123 name, sio_read(port, 0x20));
124 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000125 return -1;
126 }
127
128 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
129
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000130 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
131 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
132 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
133 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
134 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000135
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000136 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000137
138 return 0;
139}
140
Peter Stugecce26822008-07-21 17:48:40 +0000141static int w83627thf_gpio4_4_raise_2e(const char *name)
142{
143 return w83627thf_gpio4_4_raise(0x2e, name);
144}
145
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000146static int w83627thf_gpio4_4_raise_4e(const char *name)
147{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000149}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000150
Uwe Hermannffec5f32007-08-23 16:08:21 +0000151/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000152 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000153 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000154static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000155{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000156 w836xx_ext_enter(port);
157 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000158 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000159 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000160 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000161 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000162}
163
164/**
165 * Common routine for several VT823x based boards.
166 */
167static void vt823x_set_all_writes_to_lpc(struct pci_dev *dev)
168{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000169 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000170
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000171 /* All memory cycles, not just ROM ones, go to LPC. */
172 val = pci_read_byte(dev, 0x59);
173 val &= ~0x80;
174 pci_write_byte(dev, 0x59, val);
175}
176
177/**
178 * VT823x: Set one of the GPIO pins.
179 */
180static void vt823x_gpio_set(struct pci_dev *dev, uint8_t gpio, int raise)
181{
182 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000183 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000184
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000185 if ((gpio >= 12) && (gpio <= 15)) {
186 /* GPIO12-15 -> output */
187 val = pci_read_byte(dev, 0xE4);
188 val |= 0x10;
189 pci_write_byte(dev, 0xE4, val);
190 } else if (gpio == 9) {
191 /* GPIO9 -> Output */
192 val = pci_read_byte(dev, 0xE4);
193 val |= 0x20;
194 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000195 } else if (gpio == 5) {
196 val = pci_read_byte(dev, 0xE4);
197 val |= 0x01;
198 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000199 } else {
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000200 fprintf(stderr, "\nERROR: "
201 "VT823x GPIO%02d is not implemented.\n", gpio);
202 return;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000203 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000205 /* We need the I/O Base Address for this board's flash enable. */
206 base = pci_read_word(dev, 0x88) & 0xff80;
207
David Bartleyf58d3642009-12-09 07:53:01 +0000208 offset = 0x4C + gpio / 8;
209 bit = 0x01 << (gpio % 8);
210
211 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000212 if (raise)
213 val |= bit;
214 else
215 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000216 OUTB(val, base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000217}
218
219/**
220 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
221 *
222 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
223 */
224static int board_via_epia_m(const char *name)
225{
226 struct pci_dev *dev;
227
228 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
229 if (!dev) {
230 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
231 return -1;
232 }
233
234 /* GPIO15 is connected to write protect. */
235 vt823x_gpio_set(dev, 15, 1);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000236
Uwe Hermanna7e05482007-05-09 10:17:44 +0000237 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000238}
239
Uwe Hermannffec5f32007-08-23 16:08:21 +0000240/**
Luc Verhaegen32707542007-07-04 17:51:49 +0000241 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000242 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
Uwe Hermann5e1aecd2009-05-18 21:56:16 +0000243 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000244 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000245static int board_asus_a7v8x_mx(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000246{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000247 struct pci_dev *dev;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000248
Uwe Hermanna7e05482007-05-09 10:17:44 +0000249 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
Luc Verhaegen32707542007-07-04 17:51:49 +0000250 if (!dev)
251 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000252 if (!dev) {
Luc Verhaegen32707542007-07-04 17:51:49 +0000253 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000254 return -1;
255 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000256
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000257 vt823x_set_all_writes_to_lpc(dev);
258 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000259
Uwe Hermanna7e05482007-05-09 10:17:44 +0000260 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000261}
262
Uwe Hermannffec5f32007-08-23 16:08:21 +0000263/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000264 * Suited for VIAs EPIA SP and EPIA CN.
Luc Verhaegen97866082008-02-09 02:03:06 +0000265 */
266static int board_via_epia_sp(const char *name)
267{
268 struct pci_dev *dev;
Luc Verhaegen97866082008-02-09 02:03:06 +0000269
270 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
271 if (!dev) {
272 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
273 return -1;
274 }
275
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000276 vt823x_set_all_writes_to_lpc(dev);
277
278 return 0;
279}
280
281/**
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000282 * Suited for VIAs EPIA N & NL.
283 */
284static int board_via_epia_n(const char *name)
285{
286 struct pci_dev *dev;
287
288 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
289 if (!dev) {
290 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
291 return -1;
292 }
293
294 /* All memory cycles, not just ROM ones, go to LPC */
295 vt823x_set_all_writes_to_lpc(dev);
296
297 /* GPIO9 -> output */
298 vt823x_gpio_set(dev, 9, 1);
299
300 return 0;
301}
302
303/**
Luc Verhaegen0f9221c2009-11-29 01:19:25 +0000304 * Suited for:
305 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
306 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
307 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000308 */
Luc Verhaegen0f9221c2009-11-29 01:19:25 +0000309static int w836xx_memw_enable_2e(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000310{
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000311 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000312
313 return 0;
314}
315
316/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000317 * Suited for ASUS P5A.
318 *
319 * This is rather nasty code, but there's no way to do this cleanly.
320 * We're basically talking to some unknown device on SMBus, my guess
321 * is that it is the Winbond W83781D that lives near the DIP BIOS.
322 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000323static int board_asus_p5a(const char *name)
324{
325 uint8_t tmp;
326 int i;
327
328#define ASUSP5A_LOOP 5000
329
Andriy Gapon65c1b862008-05-22 13:22:45 +0000330 OUTB(0x00, 0xE807);
331 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000332
Andriy Gapon65c1b862008-05-22 13:22:45 +0000333 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000334
335 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000336 OUTB(0xE1, 0xFF);
337 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000338 break;
339 }
340
341 if (i == ASUSP5A_LOOP) {
342 printf("%s: Unable to contact device.\n", name);
343 return -1;
344 }
345
Andriy Gapon65c1b862008-05-22 13:22:45 +0000346 OUTB(0x20, 0xE801);
347 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000348
Andriy Gapon65c1b862008-05-22 13:22:45 +0000349 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000350
351 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000352 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000353 if (tmp & 0x70)
354 break;
355 }
356
357 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
358 printf("%s: failed to read device.\n", name);
359 return -1;
360 }
361
Andriy Gapon65c1b862008-05-22 13:22:45 +0000362 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000363 tmp &= ~0x02;
364
Andriy Gapon65c1b862008-05-22 13:22:45 +0000365 OUTB(0x00, 0xE807);
366 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000367
Andriy Gapon65c1b862008-05-22 13:22:45 +0000368 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000369
Andriy Gapon65c1b862008-05-22 13:22:45 +0000370 OUTB(0xFF, 0xE800);
371 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000372
Andriy Gapon65c1b862008-05-22 13:22:45 +0000373 OUTB(0x20, 0xE801);
374 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000375
Andriy Gapon65c1b862008-05-22 13:22:45 +0000376 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000377
378 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000379 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000380 if (tmp & 0x70)
381 break;
382 }
383
384 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
385 printf("%s: failed to write to device.\n", name);
386 return -1;
387 }
388
389 return 0;
390}
391
Luc Verhaegena7e30502009-12-09 11:39:02 +0000392/*
393 * Set GPIO lines in the Broadcom HT-1000 southbridge.
394 *
395 * It's not a Super I/O but it uses the same index/data port method.
396 */
397static int board_hp_dl145_g3_enable(const char *name)
398{
399 /* GPIO 0 reg from PM regs */
400 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
401 sio_mask(0xcd6, 0x44, 0x24, 0x24);
402
403 return 0;
404}
405
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000406static int board_ibm_x3455(const char *name)
407{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000408 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000409 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000410
411 return 0;
412}
413
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000414/**
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000415 * Suited for Shuttle FN25 (SN25P): AMD S939 + Nvidia CK804 (nForce4).
416 */
417static int board_shuttle_fn25(const char *name)
418{
419 struct pci_dev *dev;
420
421 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
422 if (!dev) {
423 fprintf(stderr,
424 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
425 return -1;
426 }
427
428 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
429 pci_write_byte(dev, 0x92, 0);
430
431 return 0;
432}
433
434/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000435 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000436 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000437static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000438{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000439 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000440 uint16_t base;
441 uint8_t tmp;
442
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000443 if ((gpio < 0) || (gpio >= 0x40)) {
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000444 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000445 return -1;
446 }
447
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000448 /* First, check the ISA Bridge */
449 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000450 switch (dev->device_id) {
451 case 0x0030: /* CK804 */
452 case 0x0050: /* MCP04 */
453 case 0x0060: /* MCP2 */
454 break;
455 default:
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000456 /* Newer MCPs use the SMBus Controller */
457 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
458 switch (dev->device_id) {
459 case 0x0264: /* MCP51 */
460 break;
461 default:
462 fprintf(stderr,
463 "\nERROR: no nVidia LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000464 return -1;
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000465 }
466 break;
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000467 }
468
469 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
470 base += 0xC0;
471
472 tmp = INB(base + gpio);
473 tmp &= ~0x0F; /* null lower nibble */
474 tmp |= 0x04; /* gpio -> output. */
475 if (raise)
476 tmp |= 0x01;
477 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000478
479 return 0;
480}
481
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000482/**
483 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
484 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000485static int nvidia_mcp_gpio10_raise(const char *name)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000486{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000487 return nvidia_mcp_gpio_set(0x10, 1);
488}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000489
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000490/**
491 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
492 */
493static int nvidia_mcp_gpio21_raise(const char *name)
494{
495 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000496}
497
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000498/**
499 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
500 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000501static int nvidia_mcp_gpio31_raise(const char *name)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000502{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000503 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000504}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000505
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000506/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000507 * Suited for Artec Group DBE61 and DBE62.
508 */
509static int board_artecgroup_dbe6x(const char *name)
510{
511#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
512#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
513#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
514#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
515#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
516#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
517#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
518#define DBE6x_BOOT_LOC_FLASH (2)
519#define DBE6x_BOOT_LOC_FWHUB (3)
520
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000521 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000522 unsigned long boot_loc;
523
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000524 /* Geode only has a single core */
525 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000526 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000527
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000528 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000529
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000530 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000531 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
532 boot_loc = DBE6x_BOOT_LOC_FWHUB;
533 else
534 boot_loc = DBE6x_BOOT_LOC_FLASH;
535
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000536 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
537 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000538 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000539
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000540 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000541
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000542 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000543
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000544 return 0;
545}
546
Uwe Hermann93f66db2008-05-22 21:19:38 +0000547/**
Luc Verhaegenf5226912009-12-14 10:41:58 +0000548 * Helper function to raise/drop a given gpo line on intel PIIX4{,E,M}
549 */
550static int intel_piix4_gpo_set(unsigned int gpo, int raise)
551{
552 struct pci_dev *dev;
553 uint32_t tmp, base;
554
555 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
556 if (!dev) {
557 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
558 return -1;
559 }
560
561 /* sanity check */
562 if (gpo > 30) {
563 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
564 return -1;
565 }
566
567 /* these are dual function pins which are most likely in use already */
568 if (((gpo >= 1) && (gpo <= 7)) ||
569 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
570 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
571 return -1;
572 }
573
574 /* dual function that need special enable. */
575 if ((gpo >= 22) && (gpo <= 26)) {
576 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
577 switch (gpo) {
578 case 22: /* XBUS: XDIR#/GPO22 */
579 case 23: /* XBUS: XOE#/GPO23 */
580 tmp |= 1 << 28;
581 break;
582 case 24: /* RTCSS#/GPO24 */
583 tmp |= 1 << 29;
584 break;
585 case 25: /* RTCALE/GPO25 */
586 tmp |= 1 << 30;
587 break;
588 case 26: /* KBCSS#/GPO26 */
589 tmp |= 1 << 31;
590 break;
591 }
592 pci_write_long(dev, 0xB0, tmp);
593 }
594
595 /* GPO {0,8,27,28,30} are always available. */
596
597 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
598 if (!dev) {
599 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
600 return -1;
601 }
602
603 /* PM IO base */
604 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
605
606 tmp = INL(base + 0x34); /* GPO register */
607 if (raise)
608 tmp |= 0x01 << gpo;
609 else
610 tmp |= ~(0x01 << gpo);
611 OUTL(tmp, base + 0x34);
612
613 return 0;
614}
615
616/**
617 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
618 */
619static int board_epox_ep_bx3(const char *name)
620{
621 return intel_piix4_gpo_set(22, 1);
622}
623
624/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000625 * Set a GPIO line on a given intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000626 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000627static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000628{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000629 /* table mapping the different intel ICH LPC chipsets. */
630 static struct {
631 uint16_t id;
632 uint8_t base_reg;
633 uint32_t bank0;
634 uint32_t bank1;
635 uint32_t bank2;
636 } intel_ich_gpio_table[] = {
637 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
638 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
639 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
640 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
641 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
642 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
643 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
644 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
645 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
646 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
647 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
648 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
649 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
650 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
651 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
652 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
653 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
654 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
655 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
656 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
657 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
658 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
659 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
660 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
661 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
662 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
663 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
664 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
665 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
666 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
667 {0, 0, 0, 0, 0} /* end marker */
668 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000669
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000670 struct pci_dev *dev;
671 uint16_t base;
672 uint32_t tmp;
673 int i, allowed;
674
675 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000676 for (dev = pacc->devices; dev; dev = dev->next) {
677 pci_fill_info(dev, PCI_FILL_CLASS);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000678 if ((dev->vendor_id == 0x8086) &&
679 (dev->device_class == 0x0601)) { /* ISA Bridge */
680 /* Is this device in our list? */
681 for (i = 0; intel_ich_gpio_table[i].id; i++)
682 if (dev->device_id == intel_ich_gpio_table[i].id)
683 break;
684
685 if (intel_ich_gpio_table[i].id)
686 break;
687 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000688 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000689
Uwe Hermann93f66db2008-05-22 21:19:38 +0000690 if (!dev) {
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000691 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +0000692 return -1;
693 }
694
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000695 /* According to the datasheets, all intel ICHs have the gpio bar 5:1
696 strapped to zero. From some mobile ich9 version on, this becomes
697 6:1. The mask below catches all. */
698 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +0000699
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000700 /* check whether the line is allowed */
701 if (gpio < 32)
702 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
703 else if (gpio < 64)
704 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
705 else
706 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
707
708 if (!allowed) {
709 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
710 " setting GPIO%02d\n", gpio);
711 return -1;
712 }
713
714 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
715 raise ? "Rais" : "Dropp", gpio);
716
717 if (gpio < 32) {
718 /* Set line to GPIO */
719 tmp = INL(base);
720 /* ICH/ICH0 multiplexes 27/28 on the line set. */
721 if ((gpio == 28) &&
722 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
723 tmp |= 1 << 27;
724 else
725 tmp |= 1 << gpio;
726 OUTL(tmp, base);
727
728 /* As soon as we are talking to ICH8 and above, this register
729 decides whether we can set the gpio or not. */
730 if (dev->device_id > 0x2800) {
731 tmp = INL(base);
732 if (!(tmp & (1 << gpio))) {
733 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
734 " does not allow setting GPIO%02d\n",
735 gpio);
736 return -1;
737 }
738 }
739
740 /* Set GPIO to OUTPUT */
741 tmp = INL(base + 0x04);
742 tmp &= ~(1 << gpio);
743 OUTL(tmp, base + 0x04);
744
745 /* Raise GPIO line */
746 tmp = INL(base + 0x0C);
747 if (raise)
748 tmp |= 1 << gpio;
749 else
750 tmp &= ~(1 << gpio);
751 OUTL(tmp, base + 0x0C);
752 } else if (gpio < 64) {
753 gpio -= 32;
754
755 /* Set line to GPIO */
756 tmp = INL(base + 0x30);
757 tmp |= 1 << gpio;
758 OUTL(tmp, base + 0x30);
759
760 /* As soon as we are talking to ICH8 and above, this register
761 decides whether we can set the gpio or not. */
762 if (dev->device_id > 0x2800) {
763 tmp = INL(base + 30);
764 if (!(tmp & (1 << gpio))) {
765 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
766 " does not allow setting GPIO%02d\n",
767 gpio + 32);
768 return -1;
769 }
770 }
771
772 /* Set GPIO to OUTPUT */
773 tmp = INL(base + 0x34);
774 tmp &= ~(1 << gpio);
775 OUTL(tmp, base + 0x34);
776
777 /* Raise GPIO line */
778 tmp = INL(base + 0x38);
779 if (raise)
780 tmp |= 1 << gpio;
781 else
782 tmp &= ~(1 << gpio);
783 OUTL(tmp, base + 0x38);
784 } else {
785 gpio -= 64;
786
787 /* Set line to GPIO */
788 tmp = INL(base + 0x40);
789 tmp |= 1 << gpio;
790 OUTL(tmp, base + 0x40);
791
792 tmp = INL(base + 40);
793 if (!(tmp & (1 << gpio))) {
794 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
795 "not allow setting GPIO%02d\n", gpio + 64);
796 return -1;
797 }
798
799 /* Set GPIO to OUTPUT */
800 tmp = INL(base + 0x44);
801 tmp &= ~(1 << gpio);
802 OUTL(tmp, base + 0x44);
803
804 /* Raise GPIO line */
805 tmp = INL(base + 0x48);
806 if (raise)
807 tmp |= 1 << gpio;
808 else
809 tmp &= ~(1 << gpio);
810 OUTL(tmp, base + 0x48);
811 }
Uwe Hermann93f66db2008-05-22 21:19:38 +0000812
813 return 0;
814}
815
816/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000817 * Suited for Abit IP35: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000818 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000819static int intel_ich_gpio16_raise(const char *name)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000820{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000821 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +0000822}
823
Peter Stuge09c13332009-02-02 22:55:26 +0000824/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000825 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000826 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000827static int intel_ich_gpio19_raise(const char *name)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000828{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000829 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000830}
831
832/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +0000833 * Suited for:
834 * - Asus P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
835 * - Asus P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +0000836 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000837static int intel_ich_gpio21_raise(const char *name)
Peter Stuge09c13332009-02-02 22:55:26 +0000838{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000839 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +0000840}
841
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000842/**
843 * Suited for ASUS P4B266: socket478 + intel 845D + ICH2.
844 */
845static int intel_ich_gpio22_raise(const char *name)
846{
847 return intel_ich_gpio_set(22, 1);
848}
849
850/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +0000851 * Suited for:
852 * - Dell Poweredge 1850: Intel PPGA604 + E7520 + ICH5R.
853 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000854 */
855static int intel_ich_gpio23_raise(const char *name)
856{
857 return intel_ich_gpio_set(23, 1);
858}
859
860/**
861 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
862 */
863static int board_acorp_6a815epd(const char *name)
864{
865 int ret;
866
867 /* Lower Blocks Lock -- pin 7 of PLCC32 */
868 ret = intel_ich_gpio_set(22, 1);
869 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
870 ret = intel_ich_gpio_set(23, 1);
871
872 return ret;
873}
874
875/**
876 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
877 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000878static int board_kontron_986lcd_m(const char *name)
879{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000880 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +0000881
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000882 ret = intel_ich_gpio_set(34, 1); /* #TBL */
883 if (!ret)
884 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +0000885
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000886 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +0000887}
888
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000889/**
Peter Stuge4aa71562008-06-11 02:22:42 +0000890 * Suited for:
Luc Verhaegen11793772009-07-21 01:44:45 +0000891 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
892 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
Luc Verhaegen9892ca62009-12-09 07:43:13 +0000893 *
894 * SIS950 superio probably requires the same flash write enable.
Peter Stuge4aa71562008-06-11 02:22:42 +0000895 */
Luc Verhaegen11793772009-07-21 01:44:45 +0000896static int it8705_rom_write_enable(const char *name)
Peter Stuge4aa71562008-06-11 02:22:42 +0000897{
898 /* enter IT87xx conf mode */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000899 enter_conf_mode_ite(0x2e);
Peter Stuge4aa71562008-06-11 02:22:42 +0000900
901 /* select right flash chip */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000902 sio_mask(0x2e, 0x22, 0x80, 0x80);
Peter Stuge4aa71562008-06-11 02:22:42 +0000903
904 /* bit 3: flash chip write enable
905 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
906 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000907 sio_mask(0x2e, 0x24, 0x04, 0x04);
Peter Stuge4aa71562008-06-11 02:22:42 +0000908
909 /* exit IT87xx conf mode */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000910 exit_conf_mode_ite(0x2e);
Peter Stuge4aa71562008-06-11 02:22:42 +0000911
912 return 0;
913}
914
915/**
Uwe Hermanna02d6662009-08-20 18:45:18 +0000916 * Suited for AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
Luc Verhaegen11793772009-07-21 01:44:45 +0000917 */
918static int board_aopen_vkm400(const char *name)
919{
920 struct pci_dev *dev;
921
922 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
923 if (!dev) {
924 fprintf(stderr, "\nERROR: VT8237 ISA bridge not found.\n");
925 return -1;
926 }
927
928 vt823x_set_all_writes_to_lpc(dev);
929
930 return it8705_rom_write_enable(name);
931}
932
933/**
Sean Nelsonb20953c2008-08-19 21:51:39 +0000934 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
935 *
936 * Suited for:
937 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
Uwe Hermannab60a432009-05-23 00:56:49 +0000938 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Sean Nelsonb20953c2008-08-19 21:51:39 +0000939 */
940static int board_msi_kt4v(const char *name)
941{
942 struct pci_dev *dev;
Sean Nelsonb20953c2008-08-19 21:51:39 +0000943
944 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
945 if (!dev) {
946 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
947 return -1;
948 }
949
Luc Verhaegen4802a7b2009-11-28 21:12:58 +0000950 vt823x_set_all_writes_to_lpc(dev);
Sean Nelsonb20953c2008-08-19 21:51:39 +0000951
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000952 vt823x_gpio_set(dev, 12, 1);
953 w836xx_memw_enable(0x2E);
Sean Nelsonb20953c2008-08-19 21:51:39 +0000954
955 return 0;
956}
957
958/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +0000959 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
960 */
961static int board_soyo_sy_7vca(const char *name)
962{
963 struct pci_dev *dev;
964 uint32_t base;
965 uint8_t tmp;
966
967 /* VT82C686 Power management */
968 dev = pci_dev_find(0x1106, 0x3057);
969 if (!dev) {
970 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
971 return -1;
972 }
973
974 /* GPO0 output from PM IO base + 0x4C */
975 tmp = pci_read_byte(dev, 0x54);
976 tmp &= ~0x03;
977 pci_write_byte(dev, 0x54, tmp);
978
979 /* PM IO base */
980 base = pci_read_long(dev, 0x48) & 0x0000FF00;
981
982 /* Drop GPO0 */
983 tmp = INB(base + 0x4C);
984 tmp &= ~0x01;
985 OUTB(tmp, base + 0x4C);
986
987 return 0;
988}
989
Uwe Hermann265e7552009-06-21 15:45:34 +0000990static int it8705f_write_enable(uint8_t port, const char *name)
991{
992 enter_conf_mode_ite(port);
993 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
994 exit_conf_mode_ite(port);
995
996 return 0;
997}
998
999/**
Luc Verhaegenb843e202009-12-18 08:37:55 +00001000 * Suited for:
1001 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
1002 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
Uwe Hermann265e7552009-06-21 15:45:34 +00001003 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00001004static int elitegroup_k7vta3(const char *name)
Uwe Hermann265e7552009-06-21 15:45:34 +00001005{
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00001006 max_rom_decode.parallel = 256 * 1024;
1007 return it8705f_write_enable(0x2e, name);
1008}
1009
1010/**
1011 * Suited for: Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
1012 */
1013static int shuttle_ak38n(const char *name)
1014{
1015 max_rom_decode.parallel = 256 * 1024;
Uwe Hermann265e7552009-06-21 15:45:34 +00001016 return it8705f_write_enable(0x2e, name);
1017}
1018
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001019/**
Michael Gold6d52e472009-06-19 13:00:24 +00001020 * Find the runtime registers of an SMSC Super I/O, after verifying its
1021 * chip ID.
1022 *
1023 * Returns the base port of the runtime register block, or 0 on error.
1024 */
1025static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1026 uint8_t logical_device)
1027{
1028 uint16_t rt_port = 0;
1029
1030 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001031 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001032 if (sio_read(sio_port, 0x20) != chip_id) {
Uwe Hermann1432a602009-06-28 23:26:37 +00001033 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001034 goto out;
1035 }
1036
1037 /* If the runtime block is active, get its address. */
1038 sio_write(sio_port, 0x07, logical_device);
1039 if (sio_read(sio_port, 0x30) & 1) {
1040 rt_port = (sio_read(sio_port, 0x60) << 8)
1041 | sio_read(sio_port, 0x61);
1042 }
1043
1044 if (rt_port == 0) {
1045 fprintf(stderr, "\nERROR: "
1046 "Super I/O runtime interface not available.\n");
1047 }
1048out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001049 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001050 return rt_port;
1051}
1052
1053/**
1054 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1055 * connected to GP30 on the Super I/O, and TBL# is always high.
1056 */
1057static int board_mitac_6513wu(const char *name)
1058{
1059 struct pci_dev *dev;
1060 uint16_t rt_port;
1061 uint8_t val;
1062
1063 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1064 if (!dev) {
1065 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1066 return -1;
1067 }
1068
Uwe Hermann1432a602009-06-28 23:26:37 +00001069 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001070 if (rt_port == 0)
1071 return -1;
1072
1073 /* Configure the GPIO pin. */
1074 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001075 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001076 OUTB(val, rt_port + 0x33);
1077
1078 /* Disable write protection. */
1079 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001080 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001081 OUTB(val, rt_port + 0x4d);
1082
1083 return 0;
1084}
1085
1086/**
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001087 * Suited for Asus A7V8X: VIA KT400 + VT8235 + IT8703F-A
1088 */
1089static int board_asus_a7v8x(const char *name)
1090{
1091 uint16_t id, base;
1092 uint8_t tmp;
1093
1094 /* find the IT8703F */
1095 w836xx_ext_enter(0x2E);
1096 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1097 w836xx_ext_leave(0x2E);
1098
1099 if (id != 0x8701) {
1100 fprintf(stderr, "\nERROR: IT8703F SuperIO not found.\n");
1101 return -1;
1102 }
1103
1104 /* Get the GP567 IO base */
1105 w836xx_ext_enter(0x2E);
1106 sio_write(0x2E, 0x07, 0x0C);
1107 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1108 w836xx_ext_leave(0x2E);
1109
1110 if (!base) {
1111 fprintf(stderr, "\nERROR: Failed to read IT8703F SuperIO GPIO"
1112 " Base.\n");
1113 return -1;
1114 }
1115
1116 /* Raise GP51. */
1117 tmp = INB(base);
1118 tmp |= 0x02;
1119 OUTB(tmp, base);
1120
1121 return 0;
1122}
1123
Luc Verhaegen72272912009-09-01 21:22:23 +00001124/*
1125 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1126 * There is only some limited checking on the port numbers.
1127 */
1128static int
1129it8712f_gpio_set(unsigned int line, int raise)
1130{
1131 unsigned int port;
1132 uint16_t id, base;
1133 uint8_t tmp;
1134
1135 port = line / 10;
1136 port--;
1137 line %= 10;
1138
1139 /* Check line */
1140 if ((port > 4) || /* also catches unsigned -1 */
1141 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1142 fprintf(stderr,
1143 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1144 return -1;
1145 }
1146
1147 /* find the IT8712F */
1148 enter_conf_mode_ite(0x2E);
1149 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1150 exit_conf_mode_ite(0x2E);
1151
1152 if (id != 0x8712) {
1153 fprintf(stderr, "\nERROR: IT8712F SuperIO not found.\n");
1154 return -1;
1155 }
1156
1157 /* Get the GPIO base */
1158 enter_conf_mode_ite(0x2E);
1159 sio_write(0x2E, 0x07, 0x07);
1160 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1161 exit_conf_mode_ite(0x2E);
1162
1163 if (!base) {
1164 fprintf(stderr, "\nERROR: Failed to read IT8712F SuperIO GPIO"
1165 " Base.\n");
1166 return -1;
1167 }
1168
1169 /* set GPIO. */
1170 tmp = INB(base + port);
1171 if (raise)
1172 tmp |= 1 << line;
1173 else
1174 tmp &= ~(1 << line);
1175 OUTB(tmp, base + port);
1176
1177 return 0;
1178}
1179
1180/**
1181 * Suited for Asus A7V600-X: VIA KT600 + VT8237 + IT8712F
1182 */
1183static int board_asus_a7v600x(const char *name)
1184{
1185 return it8712f_gpio_set(32, 1);
1186}
1187
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001188/**
David Bartleyf58d3642009-12-09 07:53:01 +00001189 * Suited for Asus M2V-MX: VIA K8M890 + VT8237A + IT8716F
1190 */
1191static int board_asus_m2v_mx(const char *name)
1192{
1193 struct pci_dev *dev;
1194
1195 dev = pci_dev_find(0x1106, 0x3337); /* VT8237A ISA bridge */
1196 if (!dev) {
1197 fprintf(stderr, "\nERROR: VT8237A ISA bridge not found.\n");
1198 return -1;
1199 }
1200
1201 /* GPO5 is connected to WP# and TBL#. */
1202 vt823x_gpio_set(dev, 5, 1);
1203
1204 return 0;
1205}
1206
1207
1208/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001209 * Below is the list of boards which need a special "board enable" code in
1210 * flashrom before their ROM chip can be accessed/written to.
1211 *
1212 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1213 * to the respective tables in print.c. Thanks!
1214 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001215 * We use 2 sets of IDs here, you're free to choose which is which. This
1216 * is to provide a very high degree of certainty when matching a board on
1217 * the basis of subsystem/card IDs. As not every vendor handles
1218 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001219 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001220 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
1221 * NULLed if they don't identify the board fully. But please take care to
1222 * provide an as complete set of pci ids as possible; autodetection is the
1223 * preferred behaviour and we would like to make sure that matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001224 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001225 * The coreboot ids are used two fold. When running with a coreboot firmware,
1226 * the ids uniquely matches the coreboot board identification string. When a
1227 * legacy bios is installed and when autodetection is not possible, these ids
1228 * can be used to identify the board through the -m command line argument.
1229 *
1230 * When a board is identified through its coreboot ids (in both cases), the
1231 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001232 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001233
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001234/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001235struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermannab60a432009-05-23 00:56:49 +00001236 /* first pci-id set [4], second pci-id set [4], coreboot id [2], vendor name board name flash enable */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001237 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, "Abit", "IP35", intel_ich_gpio16_raise},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001238 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, "Acorp", "6A815EPD", board_acorp_6a815epd},
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001239 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, "ASRock", "P4i65GV", intel_ich_gpio23_raise},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001240 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, "AGAMI", "ARUMA", "agami", "Aruma", w83627hf_gpio24_raise_2e},
Luc Verhaegen0f9221c2009-11-29 01:19:25 +00001241 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, "Albatron", "PM266A", w836xx_memw_enable_2e},
Uwe Hermanna02d6662009-08-20 18:45:18 +00001242 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, "AOpen", "vKM400Am-S", board_aopen_vkm400},
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001243 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe61", "Artec Group", "DBE61", board_artecgroup_dbe6x},
1244 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe62", "Artec Group", "DBE62", board_artecgroup_dbe6x},
Luc Verhaegen72272912009-09-01 21:22:23 +00001245 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, "ASUS", "A7V600-X", board_asus_a7v600x},
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001246 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, "ASUS", "A7V8X", board_asus_a7v8x},
Uwe Hermannef016f52009-07-04 15:10:41 +00001247 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, "ASUS", "A7V8X-MX SE", board_asus_a7v8x_mx},
David Bartleyf58d3642009-12-09 07:53:01 +00001248 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, "ASUS", "M2V-MX", board_asus_m2v_mx},
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001249 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, "ASUS", "P4B266", intel_ich_gpio22_raise},
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001250 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, "ASUS", "P4B266-LM", intel_ich_gpio21_raise},
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001251 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, "ASUS", "P4P800-E Deluxe", intel_ich_gpio21_raise},
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001252 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "asus", "p5a", "ASUS", "P5A", board_asus_p5a},
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001253 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", nvidia_mcp_gpio10_raise},
Luc Verhaegen11793772009-07-21 01:44:45 +00001254 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, "Biostar", "P4M80-M4", it8705_rom_write_enable},
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001255 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, "Dell", "PowerEdge 1850", intel_ich_gpio23_raise},
Luc Verhaegenb843e202009-12-18 08:37:55 +00001256 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, "Elitegroup", "K7S6A", elitegroup_k7vta3},
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00001257 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, "Elitegroup", "K7VTA3", elitegroup_k7vta3},
Luc Verhaegen0f9221c2009-11-29 01:19:25 +00001258 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, "EPoX", "EP-8K5A2", w836xx_memw_enable_2e},
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001259 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, "EPoX", "EP-8RDA3+", nvidia_mcp_gpio31_raise},
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001260 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, "epox", "ep-bx3", "EPoX", "EP-BX3", board_epox_ep_bx3},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001261 {0x1039, 0x0761, 0, 0, 0x10EC, 0x8168, 0, 0, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", it87xx_probe_spi_flash},
Luc Verhaegen11793772009-07-21 01:44:45 +00001262 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, "GIGABYTE", "GA-7VT600", it8705_rom_write_enable},
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001263 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", nvidia_mcp_gpio21_raise},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001264 {0x10DE, 0x0360, 0x1458, 0x0C11, 0x10DE, 0x0369, 0x1458, 0x5001, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", it87xx_probe_spi_flash},
1265 {0x10de, 0x03e0, 0, 0, 0x10DE, 0x03D0, 0, 0, NULL, NULL, "GIGABYTE", "GA-M61P-S3", it87xx_probe_spi_flash},
Uwe Hermann0495c942009-05-18 22:27:53 +00001266 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb000, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", it87xx_probe_spi_flash},
1267 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb002, NULL, NULL, "GIGABYTE", "GA-MA78GM-S2H", it87xx_probe_spi_flash},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001268 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, NULL, NULL, "GIGABYTE", "GA-MA790FX-DQ6", it87xx_probe_spi_flash},
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001269 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, "hp", "dl145_g3", "HP", "DL145 G3", board_hp_dl145_g3_enable},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001270 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, "IBM", "x3455", board_ibm_x3455},
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001271 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, "Intel", "D201GLY", wbsio_check_for_spi},
1272 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, "iwill", "dk8_htx", "IWILL", "DK8-HTX", w83627hf_gpio24_raise_2e},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001273 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27b8, 0, 0, "kontron", "986lcd-m", "Kontron", "986LCD-M", board_kontron_986lcd_m},
Michael Gold6d52e472009-06-19 13:00:24 +00001274 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, "Mitac", "6513WU", board_mitac_6513wu},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001275 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)",board_msi_kt4v},
Uwe Hermannd1129ac2009-05-28 15:07:42 +00001276 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)",w83627thf_gpio4_4_raise_2e},
Luc Verhaegen4802a7b2009-11-28 21:12:58 +00001277 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, "MSI", "MS-6712 (KT4V)", board_msi_kt4v},
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001278 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, "MSI", "MS-7046", intel_ich_gpio19_raise},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001279 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", w83627thf_gpio4_4_raise_4e},
Luc Verhaegen0f9221c2009-11-29 01:19:25 +00001280 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, "shuttle", "ak31", "Shuttle", "AK31", w836xx_memw_enable_2e},
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00001281 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, "Shuttle", "AK38N", shuttle_ak38n},
Luc Verhaegen20fdce12009-10-21 12:05:50 +00001282 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, "Shuttle", "FN25", board_shuttle_fn25},
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001283 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, "Soyo", "SY-7VCA", board_soyo_sy_7vca},
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001284 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", board_asus_a7v8x_mx},
1285 {0x1106, 0x0314, 0x1106, 0xaa08, 0x1106, 0x3227, 0x1106, 0xAA08, NULL, NULL, "VIA", "EPIA-CN", board_via_epia_sp},
1286 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, "VIA", "EPIA M/MII/...", board_via_epia_m},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001287 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, "VIA", "EPIA-N/NL", board_via_epia_n},
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001288 {0x1106, 0x3227, 0x1106, 0xAA01, 0x1106, 0x0259, 0x1106, 0xAA01, NULL, NULL, "VIA", "EPIA SP", board_via_epia_sp},
Luc Verhaegena7e30502009-12-09 11:39:02 +00001289 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, NULL, NULL, "VIA", "PC3500G", it87xx_probe_spi_flash},
Uwe Hermann5ab88892009-06-21 20:50:22 +00001290
Uwe Hermann5e1aecd2009-05-18 21:56:16 +00001291 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001292};
1293
Uwe Hermannffec5f32007-08-23 16:08:21 +00001294/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001295 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001296 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001297 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001298static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1299 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001300{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001301 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001302 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001303
Uwe Hermanna93045c2009-05-09 00:47:04 +00001304 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001305 if (vendor && (!board->lb_vendor
1306 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001307 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001308
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001309 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001310 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001311
Uwe Hermanna7e05482007-05-09 10:17:44 +00001312 if (!pci_dev_find(board->first_vendor, board->first_device))
1313 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001314
Uwe Hermanna7e05482007-05-09 10:17:44 +00001315 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001316 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001317 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001318
1319 if (vendor)
1320 return board;
1321
1322 if (partmatch) {
1323 /* a second entry has a matching part name */
1324 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1325 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001326 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +00001327 printf("Please use the full -m vendor:part syntax.\n");
1328 return NULL;
1329 }
1330 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001331 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001332
Peter Stuge6b53fed2008-01-27 16:21:21 +00001333 if (partmatch)
1334 return partmatch;
1335
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001336 if (!partvendor_from_cbtable) {
1337 /* Only warn if the mainboard type was not gathered from the
1338 * coreboot table. If it was, the coreboot implementor is
1339 * expected to fix flashrom, too.
1340 */
1341 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1342 vendor, part);
1343 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001344 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001345}
1346
Uwe Hermannffec5f32007-08-23 16:08:21 +00001347/**
1348 * Match boards on PCI IDs and subsystem IDs.
1349 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001350 */
1351static struct board_pciid_enable *board_match_pci_card_ids(void)
1352{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001353 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001354
Uwe Hermanna93045c2009-05-09 00:47:04 +00001355 for (; board->vendor_name; board++) {
Uwe Hermanna7e05482007-05-09 10:17:44 +00001356 if (!board->first_card_vendor || !board->first_card_device)
1357 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001358
Uwe Hermanna7e05482007-05-09 10:17:44 +00001359 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001360 board->first_card_vendor,
1361 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001362 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001363
Uwe Hermanna7e05482007-05-09 10:17:44 +00001364 if (board->second_vendor) {
1365 if (board->second_card_vendor) {
1366 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001367 board->second_device,
1368 board->second_card_vendor,
1369 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001370 continue;
1371 } else {
1372 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001373 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001374 continue;
1375 }
1376 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001377
Uwe Hermanna7e05482007-05-09 10:17:44 +00001378 return board;
1379 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001380
Uwe Hermanna7e05482007-05-09 10:17:44 +00001381 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001382}
1383
Uwe Hermann372eeb52007-12-04 21:49:06 +00001384int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001385{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001386 struct board_pciid_enable *board = NULL;
1387 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001388
Peter Stuge6b53fed2008-01-27 16:21:21 +00001389 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001390 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001391
Uwe Hermanna7e05482007-05-09 10:17:44 +00001392 if (!board)
1393 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001394
Uwe Hermanna7e05482007-05-09 10:17:44 +00001395 if (board) {
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001396 printf("Disabling flash write protection for board \"%s %s\"... ",
Uwe Hermanna93045c2009-05-09 00:47:04 +00001397 board->vendor_name, board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001398
Uwe Hermanna93045c2009-05-09 00:47:04 +00001399 ret = board->enable(board->vendor_name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001400 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +00001401 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001402 else
1403 printf("OK.\n");
1404 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001405
Uwe Hermanna7e05482007-05-09 10:17:44 +00001406 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001407}