blob: f49b8088c235dfb8f9eaea61b90f977adf0859e1 [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
Adam Kaufman064b1f22007-02-06 19:47:50 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000017 *
Uwe Hermannd1107642007-08-29 17:52:32 +000018 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000021 */
22
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000023#ifndef __FLASH_H__
24#define __FLASH_H__ 1
25
Adam Kaufman064b1f22007-02-06 19:47:50 +000026#if defined(__GLIBC__)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000027#include <sys/io.h>
Adam Kaufman064b1f22007-02-06 19:47:50 +000028#endif
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000029#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000030#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000031#include <stdio.h>
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000032
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000033/* for iopl and outb under Solaris */
34#if defined (__sun) && (defined(__i386) || defined(__amd64))
35#include <strings.h>
36#include <sys/sysi86.h>
37#include <sys/psw.h>
38#include <asm/sunddi.h>
39#endif
40
Stefan Reinauerf79edb92009-01-26 01:23:31 +000041#if (defined(__MACH__) && defined(__APPLE__))
42#define __DARWIN__
43#endif
44
Patrick Georgi60622e22009-04-28 12:56:04 +000045#if defined(__FreeBSD__) || defined(__DragonFly__)
Andriy Gapon65c1b862008-05-22 13:22:45 +000046 #include <machine/cpufunc.h>
47 #define off64_t off_t
48 #define lseek64 lseek
49 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
50 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
51 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
52 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
53 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
54 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
55#else
Stefan Reinauerf79edb92009-01-26 01:23:31 +000056#if defined(__DARWIN__)
57 #include <DirectIO/darwinio.h>
58 #define off64_t off_t
59 #define lseek64 lseek
60#endif
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000061#if defined (__sun) && (defined(__i386) || defined(__amd64))
62 /* Note different order for outb */
63 #define OUTB(x,y) outb(y, x)
64 #define OUTW(x,y) outw(y, x)
65 #define OUTL(x,y) outl(y, x)
66 #define INB inb
67 #define INW inw
68 #define INL inl
69#else
Andriy Gapon65c1b862008-05-22 13:22:45 +000070 #define OUTB outb
71 #define OUTW outw
72 #define OUTL outl
73 #define INB inb
74 #define INW inw
75 #define INL inl
76#endif
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000077#endif
Andriy Gapon65c1b862008-05-22 13:22:45 +000078
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000079static inline void chip_writeb(uint8_t b, volatile void *addr)
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +000080{
81 *(volatile uint8_t *) addr = b;
82}
83
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000084static inline void chip_writew(uint16_t b, volatile void *addr)
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +000085{
86 *(volatile uint16_t *) addr = b;
87}
88
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000089static inline void chip_writel(uint32_t b, volatile void *addr)
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +000090{
91 *(volatile uint32_t *) addr = b;
92}
93
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000094static inline uint8_t chip_readb(const volatile void *addr)
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +000095{
96 return *(volatile uint8_t *) addr;
97}
98
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000099static inline uint16_t chip_readw(const volatile void *addr)
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +0000100{
101 return *(volatile uint16_t *) addr;
102}
103
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000104static inline uint32_t chip_readl(const volatile void *addr)
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +0000105{
106 return *(volatile uint32_t *) addr;
107}
108
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000109#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
110
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000111struct flashchip {
Uwe Hermann76158682008-03-14 23:55:58 +0000112 const char *vendor;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000113 const char *name;
Uwe Hermann394131e2008-10-18 21:14:13 +0000114 /*
115 * With 32bit manufacture_id and model_id we can cover IDs up to
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000116 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
117 * Identification code.
118 */
119 uint32_t manufacture_id;
120 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000121
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000122 int total_size;
123 int page_size;
124
Uwe Hermann394131e2008-10-18 21:14:13 +0000125 /*
126 * Indicate if flashrom has been tested with this flash chip and if
Peter Stuge1159d582008-05-03 04:34:37 +0000127 * everything worked correctly.
128 */
129 uint32_t tested;
130
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000131 int (*probe) (struct flashchip *flash);
132 int (*erase) (struct flashchip *flash);
133 int (*write) (struct flashchip *flash, uint8_t *buf);
134 int (*read) (struct flashchip *flash, uint8_t *buf);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000135
Uwe Hermann372eeb52007-12-04 21:49:06 +0000136 /* Some flash devices have an additional register space. */
Stefan Reinauerce532972007-05-23 17:20:56 +0000137 volatile uint8_t *virtual_memory;
138 volatile uint8_t *virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000139};
140
Peter Stuge1159d582008-05-03 04:34:37 +0000141#define TEST_UNTESTED 0
142
143#define TEST_OK_PROBE (1<<0)
144#define TEST_OK_READ (1<<1)
145#define TEST_OK_ERASE (1<<2)
146#define TEST_OK_WRITE (1<<3)
Mart Raudsepp1d3b0632008-05-27 23:51:55 +0000147#define TEST_OK_PR (TEST_OK_PROBE|TEST_OK_READ)
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000148#define TEST_OK_PREW (TEST_OK_PROBE|TEST_OK_READ|TEST_OK_ERASE|TEST_OK_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000149#define TEST_OK_MASK 0x0f
150
151#define TEST_BAD_PROBE (1<<4)
152#define TEST_BAD_READ (1<<5)
153#define TEST_BAD_ERASE (1<<6)
154#define TEST_BAD_WRITE (1<<7)
Carl-Daniel Hailfinger6a0a25c2008-11-28 23:45:27 +0000155#define TEST_BAD_PREW (TEST_BAD_PROBE|TEST_BAD_READ|TEST_BAD_ERASE|TEST_BAD_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000156#define TEST_BAD_MASK 0xf0
157
Ollie Lho184a4042005-11-26 21:55:36 +0000158extern struct flashchip flashchips[];
159
Uwe Hermann372eeb52007-12-04 21:49:06 +0000160/*
161 * Please keep this list sorted alphabetically by manufacturer. The first
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000162 * entry of each section should be the manufacturer ID, followed by the
163 * list of devices from that manufacturer (sorted by device IDs).
Uwe Hermann372eeb52007-12-04 21:49:06 +0000164 *
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000165 * All LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
166 * continuation code.
Carl-Daniel Hailfinger6a0a25c2008-11-28 23:45:27 +0000167 * SPI parts have 16-bit device IDs if they support RDID.
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000168 */
169
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000170#define GENERIC_DEVICE_ID 0xffff /* Only match the vendor ID */
171
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000172#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000173
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000174#define AMD_ID 0x01 /* AMD */
Mats Erik Anderssoncbfed282008-10-07 12:21:12 +0000175#define AM_29F002BT 0xB0
176#define AM_29F002BB 0x34
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000177#define AM_29F040B 0xA4
Peter Lemenkov220e26b2007-10-25 04:11:11 +0000178#define AM_29LV040B 0x4F
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000179#define AM_29F016D 0xAD
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000180
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000181#define AMIC_ID 0x7F37 /* AMIC */
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000182#define AMIC_ID_NOPREFIX 0x37 /* AMIC */
Rudolf Marekdcf46532008-05-22 13:42:23 +0000183#define AMIC_A25L40P 0x2013
Carl-Daniel Hailfinger8b114392008-07-06 23:04:01 +0000184#define AMIC_A29002B 0x0d
185#define AMIC_A29002T 0x8c
186#define AMIC_A29040B 0x86
Jens Kuehnelb9f61742008-06-18 13:36:34 +0000187#define AMIC_A49LF040A 0x9d
Peter Lemenkov539478d2007-10-22 20:36:16 +0000188
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000189#define ASD_ID 0x25 /* ASD, not listed in JEP106W */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000190#define ASD_AE49F2008 0x52
Stefan Reinaueref54aba2006-11-21 23:51:08 +0000191
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000192#define ATMEL_ID 0x1F /* Atmel */
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000193#define AT_25DF021 0x4300
194#define AT_25DF041A 0x4401
195#define AT_25DF081 0x4502
196#define AT_25DF161 0x4602
197#define AT_25DF321 0x4700 /* also 26DF321 */
198#define AT_25DF321A 0x4701
199#define AT_25DF641 0x4800
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000200#define AT_25F512A 0x65 /* Needs special RDID. AT25F512A_RDID 15 1d */
201#define AT_25F512B 0x6500
202#define AT_25FS010 0x6601
203#define AT_25FS040 0x6604
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000204#define AT_26DF041 0x4400
205#define AT_26DF081 0x4500 /* guessed, no datasheet available */
206#define AT_26DF081A 0x4501
207#define AT_26DF161 0x4600
208#define AT_26DF161A 0x4601
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000209#define AT_26DF321 0x4700 /* also 25DF321 */
210#define AT_26F004 0x0400
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000211#define AT_29C040A 0xA4
Uwe Hermannd7f48062007-04-28 02:22:59 +0000212#define AT_29C020 0xDA
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000213#define AT_45BR3214B /* No ID available */
214#define AT_45CS1282 0x2920
215#define AT_45D011 /* No ID available */
216#define AT_45D021A /* No ID available */
217#define AT_45D041A /* No ID available */
218#define AT_45D081A /* No ID available */
219#define AT_45D161 /* No ID available */
220#define AT_45DB011 /* No ID available */
221#define AT_45DB011B /* No ID available */
222#define AT_45DB011D 0x2200
223#define AT_45DB021A /* No ID available */
224#define AT_45DB021B /* No ID available */
225#define AT_45DB021D 0x2300
226#define AT_45DB041A /* No ID available */
227#define AT_45DB041D 0x2400
228#define AT_45DB081A /* No ID available */
229#define AT_45DB081D 0x2500
230#define AT_45DB161 /* No ID available */
231#define AT_45DB161B /* No ID available */
232#define AT_45DB161D 0x2600
233#define AT_45DB321 /* No ID available */
234#define AT_45DB321B /* No ID available */
235#define AT_45DB321C 0x2700
236#define AT_45DB321D 0x2701 /* Buggy data sheet */
237#define AT_45DB642 /* No ID available */
238#define AT_45DB642D 0x2800
Frederico Silva4bcf1752007-12-10 16:57:59 +0000239#define AT_49F002N 0x07 /* for AT49F002(N) */
240#define AT_49F002NT 0x08 /* for AT49F002(N)T */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000241
Peter Lemenkov539478d2007-10-22 20:36:16 +0000242#define CATALYST_ID 0x31 /* Catalyst */
243
Uwe Hermann394131e2008-10-18 21:14:13 +0000244#define EMST_ID 0x8C /* EMST / EFST Elite Flash Storage */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000245#define EMST_F49B002UA 0x00
246
Uwe Hermann372eeb52007-12-04 21:49:06 +0000247/*
248 * EN25 chips are SPI, first byte of device ID is memory type,
249 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000250 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
251 * is the continuation code for IDs in bank 2.
252 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
253 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
254 * Let's hope they are not manufacturing SPI flash chips as well.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000255 */
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000256#define EON_ID 0x7F1C /* EON Silicon Devices */
257#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000258#define EN_25B05 0x2010 /* 2^19 kbit or 2^16 kByte */
259#define EN_25B10 0x2011
260#define EN_25B20 0x2012
261#define EN_25B40 0x2013
262#define EN_25B80 0x2014
263#define EN_25B16 0x2015
264#define EN_25B32 0x2016
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000265#define EN_29F512 0x7F21
266#define EN_29F010 0x7F20
267#define EN_29F040A 0x7F04
268#define EN_29LV010 0x7F6E
269#define EN_29LV040A 0x7F4F /* EN_29LV040(A) */
Carl-Daniel Hailfinger2736e322007-12-31 14:05:08 +0000270#define EN_29F002T 0x7F92
271#define EN_29F002B 0x7F97
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000272
Peter Lemenkov539478d2007-10-22 20:36:16 +0000273#define FUJITSU_ID 0x04 /* Fujitsu */
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000274#define MBM29F400BC 0xAB
275#define MBM29F400TC 0x23
276#define MBM29F004BC 0x7B
277#define MBM29F004TC 0x77
Peter Lemenkov539478d2007-10-22 20:36:16 +0000278
279#define HYUNDAI_ID 0xAD /* Hyundai */
280
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000281#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
282#define IM_29F004B 0xAE
283#define IM_29F004T 0xAF
Peter Lemenkov539478d2007-10-22 20:36:16 +0000284
285#define INTEL_ID 0x89 /* Intel */
286
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000287#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000288
Uwe Hermann372eeb52007-12-04 21:49:06 +0000289/*
290 * MX25 chips are SPI, first byte of device ID is memory type,
291 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000292 * Generalplus SPI chips seem to be compatible with Macronix
293 * and use the same set of IDs.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000294 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000295#define MX_ID 0xC2 /* Macronix (MX) */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000296#define MX_25L512 0x2010 /* 2^19 kbit or 2^16 kByte */
297#define MX_25L1005 0x2011
298#define MX_25L2005 0x2012
299#define MX_25L4005 0x2013 /* MX25L4005{,A} */
300#define MX_25L8005 0x2014
301#define MX_25L1605 0x2015 /* MX25L1605{,A,D} */
302#define MX_25L3205 0x2016 /* MX25L3205{,A} */
303#define MX_25L6405 0x2017 /* MX25L3205{,D} */
Stephan Guilloux2f132fe2009-04-21 01:47:16 +0000304#define MX_25L12805 0x2018 /* MX25L12805 */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000305#define MX_25L1635D 0x2415
Stephan Guilloux70ea9a32009-04-23 22:51:56 +0000306#define MX_25L3235D 0x5E16 /* MX25L3225D/MX25L3235D/MX25L3237D */
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000307#define MX_29F002B 0x34
308#define MX_29F002T 0xB0
Carl-Daniel Hailfinger7de86392008-12-10 10:32:05 +0000309#define MX_29LV002CB 0x5A
310#define MX_29LV002CT 0x59
311#define MX_29LV004CB 0xB6
312#define MX_29LV004CT 0xB5
313#define MX_29LV008CB 0x37
314#define MX_29LV008CT 0x3E
315#define MX_29F040C 0xA4
316#define MX_29F200CB 0x57
317#define MX_29F200CT 0x51
318#define MX_29F400CB 0xAB
319#define MX_29F400CT 0x23
320#define MX_29LV040C 0x4F
321#define MX_29LV128DB 0x7A
322#define MX_29LV128DT 0x7E
323#define MX_29LV160DB 0x49 /* Same as MX29LV161DB/MX29LV160CB */
324#define MX_29LV160DT 0xC4 /* Same as MX29LV161DT/MX29LV160CT */
325#define MX_29LV320DB 0xA8 /* Same as MX29LV321DB */
326#define MX_29LV320DT 0xA7 /* Same as MX29LV321DT */
327#define MX_29LV400CB 0xBA
328#define MX_29LV400CT 0xB9
329#define MX_29LV800CB 0x5B
330#define MX_29LV800CT 0xDA
331#define MX_29LV640DB 0xCB /* Same as MX29LV640EB */
332#define MX_29LV640DT 0xC9 /* Same as MX29LV640ET */
333#define MX_29SL402CB 0xF1
334#define MX_29SL402CT 0x70
335#define MX_29SL800CB 0x6B /* Same as MX29SL802CB */
336#define MX_29SL800CT 0xEA /* Same as MX29SL802CT */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000337
Uwe Hermann394131e2008-10-18 21:14:13 +0000338/*
339 * Programmable Micro Corp is listed in JEP106W in bank 2, so it should
340 * have a 0x7F continuation code prefix.
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000341 */
Carl-Daniel Hailfinger1263d2a2008-02-06 22:07:58 +0000342#define PMC_ID 0x7F9D /* PMC */
343#define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */
344#define PMC_25LV512 0x7B
345#define PMC_25LV010 0x7C
346#define PMC_25LV020 0x7D
347#define PMC_25LV040 0x7E
348#define PMC_25LV080B 0x13
349#define PMC_25LV016B 0x14
350#define PMC_39LV512 0x1B
351#define PMC_39F010 0x1C /* also Pm39LV010 */
352#define PMC_39LV020 0x3D
353#define PMC_39LV040 0x3E
354#define PMC_39F020 0x4D
355#define PMC_39F040 0x4E
Peter Lemenkov539478d2007-10-22 20:36:16 +0000356#define PMC_49FL002 0x6D
357#define PMC_49FL004 0x6E
358
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000359#define SHARP_ID 0xB0 /* Sharp */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000360#define SHARP_LHF00L04 0xCF
Ronald G. Minnich5b582f22006-02-23 17:16:44 +0000361
Uwe Hermann372eeb52007-12-04 21:49:06 +0000362/*
Peter Stuge10e091b2008-01-25 01:52:45 +0000363 * Spansion was previously a joint venture of AMD and Fujitsu.
364 * S25 chips are SPI. The first device ID byte is memory type and
365 * the second device ID byte is memory capacity.
366 */
367#define SPANSION_ID 0x01 /* Spansion */
368#define SPANSION_S25FL016A 0x0214
369
370/*
Uwe Hermann372eeb52007-12-04 21:49:06 +0000371 * SST25 chips are SPI, first byte of device ID is memory type, second
372 * byte of device ID is related to log(bitsize) at least for some chips.
373 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000374#define SST_ID 0xBF /* SST */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000375#define SST_25WF512 0x2501
376#define SST_25WF010 0x2502
377#define SST_25WF020 0x2503
378#define SST_25WF040 0x2504
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000379#define SST_25VF512A_REMS 0x48 /* REMS or RES opcode */
380#define SST_25VF010_REMS 0x49 /* REMS or RES opcode */
381#define SST_25VF020_REMS 0x43 /* REMS or RES opcode */
382#define SST_25VF040_REMS 0x44 /* REMS or RES opcode */
383#define SST_25VF040B 0x258D
384#define SST_25VF040B_REMS 0x8D /* REMS or RES opcode */
385#define SST_25VF080_REMS 0x80 /* REMS or RES opcode */
386#define SST_25VF080B 0x258E
387#define SST_25VF080B_REMS 0x8E /* REMS or RES opcode */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000388#define SST_25VF016B 0x2541
389#define SST_25VF032B 0x254A
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000390#define SST_25VF032B_REMS 0x4A /* REMS or RES opcode */
391#define SST_26VF016 0x2601
392#define SST_26VF032 0x2602
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000393#define SST_27SF512 0xA4
394#define SST_27SF010 0xA5
395#define SST_27SF020 0xA6
396#define SST_27VF010 0xA9
397#define SST_27VF020 0xAA
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000398#define SST_28SF040 0x04
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000399#define SST_29EE512 0x5D
400#define SST_29EE010 0x07
401#define SST_29LE010 0x08 /* also SST29VE010 */
402#define SST_29EE020A 0x10
403#define SST_29LE020 0x12 /* also SST29VE020 */
404#define SST_29SF020 0x24
405#define SST_29VF020 0x25
406#define SST_29SF040 0x13
407#define SST_29VF040 0x14
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000408#define SST_39SF010 0xB5
409#define SST_39SF020 0xB6
410#define SST_39SF040 0xB7
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000411#define SST_39VF512 0xD4
412#define SST_39VF010 0xD5
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000413#define SST_39VF020 0xD6
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000414#define SST_39VF040 0xD7
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000415#define SST_49LF040B 0x50
416#define SST_49LF040 0x51
Sven Schnellec208dfb2009-01-07 12:35:09 +0000417#define SST_49LF020 0x61
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000418#define SST_49LF020A 0x52
419#define SST_49LF080A 0x5B
420#define SST_49LF002A 0x57
421#define SST_49LF003A 0x1B
422#define SST_49LF004A 0x60
423#define SST_49LF008A 0x5A
424#define SST_49LF004C 0x54
425#define SST_49LF008C 0x59
426#define SST_49LF016C 0x5C
427#define SST_49LF160C 0x4C
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000428
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000429/*
430 * ST25P chips are SPI, first byte of device ID is memory type, second
431 * byte of device ID is related to log(bitsize) at least for some chips.
432 */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000433#define ST_ID 0x20 /* ST / SGS/Thomson */
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000434#define ST_M25P05A 0x2010
435#define ST_M25P10A 0x2011
436#define ST_M25P20 0x2012
437#define ST_M25P40 0x2013
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000438#define ST_M25P40_RES 0x12
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000439#define ST_M25P80 0x2014
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000440#define ST_M25P16 0x2015
441#define ST_M25P32 0x2016
442#define ST_M25P64 0x2017
443#define ST_M25P128 0x2018
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000444#define ST_M50FLW040A 0x08
445#define ST_M50FLW040B 0x28
446#define ST_M50FLW080A 0x80
447#define ST_M50FLW080B 0x81
Carl-Daniel Hailfinger96e1b552008-11-02 14:25:11 +0000448#define ST_M50FW002 0x29
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000449#define ST_M50FW040 0x2C
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000450#define ST_M50FW080 0x2D
451#define ST_M50FW016 0x2E
452#define ST_M50LPW116 0x30
Uwe Hermannd7f48062007-04-28 02:22:59 +0000453#define ST_M29F002B 0x34
454#define ST_M29F002T 0xB0 /* M29F002T / M29F002NT */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000455#define ST_M29F400BT 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000456#define ST_M29F040B 0xE2
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000457#define ST_M29W010B 0x23
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000458#define ST_M29W040B 0xE3
Ronald G. Minnich3c910ed2002-05-28 23:29:17 +0000459
Peter Lemenkov539478d2007-10-22 20:36:16 +0000460#define SYNCMOS_ID 0x40 /* SyncMOS and Mosel Vitelic */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000461#define S29C51001T 0x01
462#define S29C51002T 0x02
463#define S29C51004T 0x03
464#define S29C31004T 0x63
Giampiero Giancipolia8c80822006-11-20 20:03:07 +0000465
Peter Lemenkov539478d2007-10-22 20:36:16 +0000466#define TI_ID 0x97 /* Texas Instruments */
467
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000468/*
469 * W25X chips are SPI, first byte of device ID is memory type, second
470 * byte of device ID is related to log(bitsize).
471 */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000472#define WINBOND_ID 0xDA /* Winbond */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000473#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flash devices */
474#define W_25X10 0x3011
475#define W_25X20 0x3012
476#define W_25X40 0x3013
477#define W_25X80 0x3014
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000478#define W_25X16 0x3015
479#define W_25X32 0x3016
480#define W_25X64 0x3017
Peter Lemenkov539478d2007-10-22 20:36:16 +0000481#define W_29C011 0xC1
482#define W_29C020C 0x45
483#define W_29C040P 0x46
484#define W_29EE011 0xC1
485#define W_39V040FA 0x34
486#define W_39V040A 0x3D
487#define W_39V040B 0x54
488#define W_39V080A 0xD0
Stefan Reinauerac378972008-03-17 22:59:40 +0000489#define W_39V080FA 0xD3
490#define W_39V080FA_DM 0x93
Peter Lemenkov539478d2007-10-22 20:36:16 +0000491#define W_49F002U 0x0B
492#define W_49V002A 0xB0
493#define W_49V002FA 0x32
494
Uwe Hermann372eeb52007-12-04 21:49:06 +0000495/* udelay.c */
Stefan Reinauer70385642007-04-06 11:58:03 +0000496void myusec_delay(int time);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000497void myusec_calibrate_delay(void);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000498
Uwe Hermann372eeb52007-12-04 21:49:06 +0000499/* PCI handling for board/chipset_enable */
500struct pci_access *pacc;
Stefan Reinauer70385642007-04-06 11:58:03 +0000501struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000502struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
503 uint16_t card_vendor, uint16_t card_device);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000504
Uwe Hermann372eeb52007-12-04 21:49:06 +0000505/* board_enable.c */
Peter Stuge9d9399c2009-01-26 02:34:51 +0000506void w836xx_ext_enter(uint16_t port);
507void w836xx_ext_leave(uint16_t port);
508unsigned char wbsio_read(uint16_t index, uint8_t reg);
509void wbsio_write(uint16_t index, uint8_t reg, uint8_t data);
510void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000511int board_flash_enable(const char *vendor, const char *part);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000512void print_supported_boards(void);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000513
Uwe Hermann372eeb52007-12-04 21:49:06 +0000514/* chipset_enable.c */
515int chipset_flash_enable(void);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000516void print_supported_chipsets(void);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000517
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000518extern unsigned long flashbase;
519
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000520typedef enum {
521 BUS_TYPE_LPC,
522 BUS_TYPE_ICH7_SPI,
523 BUS_TYPE_ICH9_SPI,
524 BUS_TYPE_IT87XX_SPI,
Jason Wanga3f04be2008-11-28 21:36:51 +0000525 BUS_TYPE_SB600_SPI,
Peter Stugebf196e92009-01-26 03:08:45 +0000526 BUS_TYPE_VIA_SPI,
527 BUS_TYPE_WBSIO_SPI
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000528} flashbus_t;
529
530extern flashbus_t flashbus;
531extern void *spibar;
Adam Kaufman064b1f22007-02-06 19:47:50 +0000532
Stefan Reinauer0593f212009-01-26 01:10:48 +0000533/* physmap.c */
534void *physmap(const char *descr, unsigned long phys_addr, size_t len);
535void physunmap(void *virt_addr, size_t len);
536
Uwe Hermann0846f892007-08-23 13:34:59 +0000537/* flashrom.c */
Uwe Hermannad216bf2009-04-24 16:17:41 +0000538extern int verbose;
539#define printf_debug(x...) { if (verbose) printf(x); }
Peter Stuge776d2022009-01-26 00:39:57 +0000540void map_flash_registers(struct flashchip *flash);
Uwe Hermann0846f892007-08-23 13:34:59 +0000541
542/* layout.c */
Peter Stuge7ffbc6f2008-06-18 02:08:40 +0000543int show_id(uint8_t *bios, int size, int force);
Uwe Hermann0846f892007-08-23 13:34:59 +0000544int read_romlayout(char *name);
545int find_romentry(char *name);
546int handle_romentries(uint8_t *buffer, uint8_t *content);
547
Uwe Hermannad216bf2009-04-24 16:17:41 +0000548/* cbtable.c */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000549int coreboot_init(void);
Uwe Hermann0846f892007-08-23 13:34:59 +0000550extern char *lb_part, *lb_vendor;
551
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000552/* spi.c */
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000553int probe_spi_rdid(struct flashchip *flash);
Rudolf Marek48a85e42008-06-30 21:45:17 +0000554int probe_spi_rdid4(struct flashchip *flash);
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000555int probe_spi_rems(struct flashchip *flash);
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000556int probe_spi_res(struct flashchip *flash);
Uwe Hermann394131e2008-10-18 21:14:13 +0000557int spi_command(unsigned int writecnt, unsigned int readcnt,
558 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000559int spi_write_enable(void);
560int spi_write_disable(void);
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000561int spi_chip_erase_60(struct flashchip *flash);
Peter Stugefa8c5502008-05-10 23:07:52 +0000562int spi_chip_erase_c7(struct flashchip *flash);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000563int spi_chip_erase_60_c7(struct flashchip *flash);
Stefan Reinauer424ed222008-10-29 22:13:20 +0000564int spi_chip_erase_d8(struct flashchip *flash);
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000565int spi_block_erase_52(const struct flashchip *flash, unsigned long addr);
566int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr);
Peter Stugefa8c5502008-05-10 23:07:52 +0000567int spi_chip_write(struct flashchip *flash, uint8_t *buf);
568int spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000569uint8_t spi_read_status_register(void);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000570int spi_disable_blockprotect(void);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000571void spi_byte_program(int address, uint8_t byte);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000572int spi_nbyte_read(int address, uint8_t *bytes, int len);
Peter Stugefd9217d2009-01-26 03:37:40 +0000573int spi_aai_write(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000574
Uwe Hermann0846f892007-08-23 13:34:59 +0000575/* 82802ab.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000576int probe_82802ab(struct flashchip *flash);
577int erase_82802ab(struct flashchip *flash);
578int write_82802ab(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000579
580/* am29f040b.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000581int probe_29f040b(struct flashchip *flash);
582int erase_29f040b(struct flashchip *flash);
583int write_29f040b(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000584
Mats Erik Andersson44e1a192008-09-26 13:19:02 +0000585/* en29f002a.c */
586int probe_en29f002a(struct flashchip *flash);
587int erase_en29f002a(struct flashchip *flash);
588int write_en29f002a(struct flashchip *flash, uint8_t *buf);
589
Dominik Geyerb46acba2008-05-16 12:55:55 +0000590/* ichspi.c */
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000591int ich_init_opcodes(void);
Uwe Hermann394131e2008-10-18 21:14:13 +0000592int ich_spi_command(unsigned int writecnt, unsigned int readcnt,
593 const unsigned char *writearr, unsigned char *readarr);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000594int ich_spi_read(struct flashchip *flash, uint8_t * buf);
595int ich_spi_write(struct flashchip *flash, uint8_t * buf);
596
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000597/* it87spi.c */
598extern uint16_t it8716f_flashport;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000599int it87xx_probe_spi_flash(const char *name);
Uwe Hermann394131e2008-10-18 21:14:13 +0000600int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt,
601 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000602int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf);
603int it8716f_spi_chip_write(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000604
Jason Wanga3f04be2008-11-28 21:36:51 +0000605/* sb600spi.c */
606int sb600_spi_command(unsigned int writecnt, unsigned int readcnt,
607 const unsigned char *writearr, unsigned char *readarr);
608int sb600_spi_read(struct flashchip *flash, uint8_t *buf);
609int sb600_spi_write(struct flashchip *flash, uint8_t *buf);
610uint8_t sb600_read_status_register(void);
611extern uint8_t volatile *sb600_spibar;
612
Uwe Hermann0846f892007-08-23 13:34:59 +0000613/* jedec.c */
Carl-Daniel Hailfingera758f512008-05-14 12:03:06 +0000614uint8_t oddparity(uint8_t val);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000615void toggle_ready_jedec(volatile uint8_t *dst);
616void data_polling_jedec(volatile uint8_t *dst, uint8_t data);
617void unprotect_jedec(volatile uint8_t *bios);
618void protect_jedec(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000619int write_byte_program_jedec(volatile uint8_t *bios, uint8_t *src,
620 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000621int probe_jedec(struct flashchip *flash);
622int erase_chip_jedec(struct flashchip *flash);
623int write_jedec(struct flashchip *flash, uint8_t *buf);
624int erase_sector_jedec(volatile uint8_t *bios, unsigned int page);
625int erase_block_jedec(volatile uint8_t *bios, unsigned int page);
626int write_sector_jedec(volatile uint8_t *bios, uint8_t *src,
627 volatile uint8_t *dst, unsigned int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000628
Peter Stugeaf8ffac2009-01-26 06:42:02 +0000629/* m29f002.c */
630int erase_m29f002(struct flashchip *flash);
631int write_m29f002t(struct flashchip *flash, uint8_t *buf);
632int write_m29f002b(struct flashchip *flash, uint8_t *buf);
633
Uwe Hermann0846f892007-08-23 13:34:59 +0000634/* m29f400bt.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000635int probe_m29f400bt(struct flashchip *flash);
636int erase_m29f400bt(struct flashchip *flash);
637int block_erase_m29f400bt(volatile uint8_t *bios,
Uwe Hermann0846f892007-08-23 13:34:59 +0000638 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000639int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000640int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000641void toggle_ready_m29f400bt(volatile uint8_t *dst);
642void data_polling_m29f400bt(volatile uint8_t *dst, uint8_t data);
643void protect_m29f400bt(volatile uint8_t *bios);
644void write_page_m29f400bt(volatile uint8_t *bios, uint8_t *src,
645 volatile uint8_t *dst, int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000646
647/* mx29f002.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000648int probe_29f002(struct flashchip *flash);
649int erase_29f002(struct flashchip *flash);
650int write_29f002(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000651
Nikolay Petukhov4784c472008-05-17 01:08:58 +0000652/* pm49fl00x.c */
653int probe_49fl00x(struct flashchip *flash);
654int erase_49fl00x(struct flashchip *flash);
655int write_49fl00x(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000656
657/* sharplhf00l04.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000658int probe_lhf00l04(struct flashchip *flash);
659int erase_lhf00l04(struct flashchip *flash);
660int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
661void toggle_ready_lhf00l04(volatile uint8_t *dst);
662void data_polling_lhf00l04(volatile uint8_t *dst, uint8_t data);
663void protect_lhf00l04(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000664
665/* sst28sf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000666int probe_28sf040(struct flashchip *flash);
667int erase_28sf040(struct flashchip *flash);
668int write_28sf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000669
670/* sst39sf020.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000671int probe_39sf020(struct flashchip *flash);
672int write_39sf020(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000673
674/* sst49lf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000675int erase_49lf040(struct flashchip *flash);
676int write_49lf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000677
678/* sst49lfxxxc.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000679int probe_49lfxxxc(struct flashchip *flash);
680int erase_49lfxxxc(struct flashchip *flash);
681int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000682
683/* sst_fwhub.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000684int probe_sst_fwhub(struct flashchip *flash);
685int erase_sst_fwhub(struct flashchip *flash);
686int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000687
Peter Stugecce26822008-07-21 17:48:40 +0000688/* w39v040c.c */
689int probe_w39v040c(struct flashchip *flash);
690int erase_w39v040c(struct flashchip *flash);
691int write_w39v040c(struct flashchip *flash, uint8_t *buf);
692
Stefan Reinauerac378972008-03-17 22:59:40 +0000693/* w39V080fa.c */
694int probe_winbond_fwhub(struct flashchip *flash);
695int erase_winbond_fwhub(struct flashchip *flash);
696int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
697
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000698/* w29ee011.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000699int probe_w29ee011(struct flashchip *flash);
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000700
Uwe Hermann0846f892007-08-23 13:34:59 +0000701/* w49f002u.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000702int write_49f002(struct flashchip *flash, uint8_t *buf);
Stefan Reinauerff4f1972007-05-24 08:48:10 +0000703
Peter Stugebf196e92009-01-26 03:08:45 +0000704/* wbsio_spi.c */
705int wbsio_check_for_spi(const char *name);
706int wbsio_spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
707int wbsio_spi_read(struct flashchip *flash, uint8_t *buf);
708int wbsio_spi_write(struct flashchip *flash, uint8_t *buf);
709
Claus Gindharta7b35512008-04-28 17:51:09 +0000710/* stm50flw0x0x.c */
711int probe_stm50flw0x0x(struct flashchip *flash);
712int erase_stm50flw0x0x(struct flashchip *flash);
713int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000714
Ollie Lho761bf1b2004-03-20 16:46:10 +0000715#endif /* !__FLASH_H__ */