Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 4 | * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 5 | * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl> |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 6 | * Copyright (C) 2008 coresystems GmbH |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; version 2 of the License. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 16 | */ |
| 17 | |
| 18 | /* |
| 19 | * Contains the ITE IT87* SPI specific routines |
| 20 | */ |
| 21 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 22 | #include <string.h> |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 23 | #include <stdlib.h> |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 24 | #include <errno.h> |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 25 | #include "flash.h" |
Sean Nelson | 14ba668 | 2010-02-26 05:48:29 +0000 | [diff] [blame] | 26 | #include "chipdrivers.h" |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 27 | #include "programmer.h" |
Thomas Heijligen | 3f4d35d | 2022-01-17 15:11:43 +0100 | [diff] [blame] | 28 | #include "hwaccess_physmap.h" |
Thomas Heijligen | a065520 | 2021-12-14 16:36:05 +0100 | [diff] [blame] | 29 | #include "hwaccess_x86_io.h" |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 30 | #include "spi.h" |
| 31 | |
| 32 | #define ITE_SUPERIO_PORT1 0x2e |
| 33 | #define ITE_SUPERIO_PORT2 0x4e |
| 34 | |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 35 | static uint16_t it8716f_flashport = 0; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 36 | /* use fast 33MHz SPI (<>0) or slow 16MHz (0) */ |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 37 | static int fast_spi = 1; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 38 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 39 | /* Helper functions for most recent ITE IT87xx Super I/O chips */ |
| 40 | #define CHIP_ID_BYTE1_REG 0x20 |
| 41 | #define CHIP_ID_BYTE2_REG 0x21 |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 42 | #define CHIP_VER_REG 0x22 |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 43 | void enter_conf_mode_ite(uint16_t port) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 44 | { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 45 | OUTB(0x87, port); |
| 46 | OUTB(0x01, port); |
| 47 | OUTB(0x55, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 48 | if (port == ITE_SUPERIO_PORT1) |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 49 | OUTB(0x55, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 50 | else |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 51 | OUTB(0xaa, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 52 | } |
| 53 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 54 | void exit_conf_mode_ite(uint16_t port) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 55 | { |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 56 | sio_write(port, 0x02, 0x02); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 57 | } |
| 58 | |
Jacob Garber | beeb8bc | 2019-06-21 15:24:17 -0600 | [diff] [blame] | 59 | static uint16_t probe_id_ite(uint16_t port) |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 60 | { |
| 61 | uint16_t id; |
| 62 | |
| 63 | enter_conf_mode_ite(port); |
| 64 | id = sio_read(port, CHIP_ID_BYTE1_REG) << 8; |
| 65 | id |= sio_read(port, CHIP_ID_BYTE2_REG); |
| 66 | exit_conf_mode_ite(port); |
| 67 | |
| 68 | return id; |
| 69 | } |
| 70 | |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 71 | void probe_superio_ite(void) |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 72 | { |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 73 | struct superio s = {0}; |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 74 | uint16_t ite_ports[] = {ITE_SUPERIO_PORT1, ITE_SUPERIO_PORT2, 0}; |
| 75 | uint16_t *i = ite_ports; |
| 76 | |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 77 | s.vendor = SUPERIO_VENDOR_ITE; |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 78 | for (; *i; i++) { |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 79 | s.port = *i; |
| 80 | s.model = probe_id_ite(s.port); |
| 81 | switch (s.model >> 8) { |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 82 | case 0x82: |
| 83 | case 0x86: |
| 84 | case 0x87: |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 85 | /* FIXME: Print revision for all models? */ |
Stefan Tauner | 352e50b | 2013-02-22 15:58:45 +0000 | [diff] [blame] | 86 | msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port 0x%x\n", s.model, s.port); |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 87 | register_superio(s); |
| 88 | break; |
| 89 | case 0x85: |
Stefan Tauner | 352e50b | 2013-02-22 15:58:45 +0000 | [diff] [blame] | 90 | msg_pdbg("Found ITE EC, ID 0x%04hx, Rev 0x%02x on port 0x%x.\n", |
| 91 | s.model, sio_read(s.port, CHIP_VER_REG), s.port); |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 92 | register_superio(s); |
| 93 | break; |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 94 | } |
| 95 | } |
| 96 | |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 97 | return; |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 98 | } |
| 99 | |
Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 100 | static int it8716f_spi_send_command(const struct flashctx *flash, |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 101 | unsigned int writecnt, unsigned int readcnt, |
| 102 | const unsigned char *writearr, |
| 103 | unsigned char *readarr); |
Carl-Daniel Hailfinger | 63fd902 | 2011-12-14 22:25:15 +0000 | [diff] [blame] | 104 | static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf, |
Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 105 | unsigned int start, unsigned int len); |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 106 | static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf, |
Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 107 | unsigned int start, unsigned int len); |
Michael Karcher | b9dbe48 | 2011-05-11 17:07:07 +0000 | [diff] [blame] | 108 | |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 109 | static const struct spi_master spi_master_it87xx = { |
Edward O'Callaghan | 52916f6 | 2020-10-09 13:00:17 +1100 | [diff] [blame] | 110 | .max_data_read = 3, |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 111 | .max_data_write = MAX_DATA_UNSPECIFIED, |
| 112 | .command = it8716f_spi_send_command, |
| 113 | .multicommand = default_spi_send_multicommand, |
| 114 | .read = it8716f_spi_chip_read, |
| 115 | .write_256 = it8716f_spi_chip_write_256, |
Nico Huber | 504215b | 2017-04-22 00:13:15 +0200 | [diff] [blame] | 116 | .write_aai = spi_chip_write_1, |
Michael Karcher | b9dbe48 | 2011-05-11 17:07:07 +0000 | [diff] [blame] | 117 | }; |
| 118 | |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 119 | static uint16_t it87spi_probe(uint16_t port) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 120 | { |
| 121 | uint8_t tmp = 0; |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 122 | uint16_t flashport = 0; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 123 | |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 124 | enter_conf_mode_ite(port); |
Elyes HAOUAS | 0cacb11 | 2019-02-04 12:16:38 +0100 | [diff] [blame] | 125 | |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 126 | char *param = extract_programmer_param("dualbiosindex"); |
| 127 | if (param != NULL) { |
| 128 | sio_write(port, 0x07, 0x07); /* Select GPIO LDN */ |
| 129 | tmp = sio_read(port, 0xEF); |
| 130 | if (*param == '\0') { /* Print current setting only. */ |
| 131 | free(param); |
| 132 | } else { |
| 133 | char *dualbiosindex_suffix; |
| 134 | errno = 0; |
| 135 | long chip_index = strtol(param, &dualbiosindex_suffix, 0); |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 136 | if (errno != 0 || *dualbiosindex_suffix != '\0' || chip_index < 0 || chip_index > 1) { |
| 137 | msg_perr("DualBIOS: Invalid chip index requested - choose 0 or 1.\n"); |
Angel Pons | d92dd50 | 2020-10-19 14:20:36 +0200 | [diff] [blame] | 138 | free(param); |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 139 | exit_conf_mode_ite(port); |
| 140 | return 1; |
| 141 | } |
Angel Pons | d92dd50 | 2020-10-19 14:20:36 +0200 | [diff] [blame] | 142 | free(param); |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 143 | if (chip_index != (tmp & 1)) { |
| 144 | msg_pdbg("DualBIOS: Previous chip index: %d\n", tmp & 1); |
| 145 | sio_write(port, 0xEF, (tmp & 0xFE) | chip_index); |
| 146 | tmp = sio_read(port, 0xEF); |
| 147 | if ((tmp & 1) != chip_index) { |
| 148 | msg_perr("DualBIOS: Chip selection failed.\n"); |
| 149 | exit_conf_mode_ite(port); |
| 150 | return 1; |
| 151 | } |
| 152 | } |
| 153 | } |
| 154 | msg_pinfo("DualBIOS: Selected chip: %d\n", tmp & 1); |
| 155 | } |
| 156 | |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 157 | /* NOLDN, reg 0x24, mask out lowest bit (suspend) */ |
| 158 | tmp = sio_read(port, 0x24) & 0xFE; |
Carl-Daniel Hailfinger | 2e68160 | 2011-09-08 00:00:29 +0000 | [diff] [blame] | 159 | /* Check if LPC->SPI translation is active. */ |
| 160 | if (!(tmp & 0x0e)) { |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 161 | msg_pdbg("No IT87* serial flash segment enabled.\n"); |
| 162 | exit_conf_mode_ite(port); |
| 163 | /* Nothing to do. */ |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 164 | return 0; |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 165 | } |
| 166 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 167 | 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
| 168 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 169 | 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
| 170 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 171 | 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis"); |
| 172 | msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 173 | 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis"); |
| 174 | msg_pdbg("LPC write to serial flash %sabled\n", |
| 175 | (tmp & 1 << 4) ? "en" : "dis"); |
| 176 | /* The LPC->SPI force write enable below only makes sense for |
| 177 | * non-programmer mode. |
| 178 | */ |
| 179 | /* If any serial flash segment is enabled, enable writing. */ |
| 180 | if ((tmp & 0xe) && (!(tmp & 1 << 4))) { |
| 181 | msg_pdbg("Enabling LPC write to serial flash\n"); |
| 182 | tmp |= 1 << 4; |
| 183 | sio_write(port, 0x24, tmp); |
| 184 | } |
| 185 | msg_pdbg("Serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29); |
| 186 | /* LDN 0x7, reg 0x64/0x65 */ |
| 187 | sio_write(port, 0x07, 0x7); |
| 188 | flashport = sio_read(port, 0x64) << 8; |
| 189 | flashport |= sio_read(port, 0x65); |
| 190 | msg_pdbg("Serial flash port 0x%04x\n", flashport); |
| 191 | /* Non-default port requested? */ |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 192 | param = extract_programmer_param("it87spiport"); |
| 193 | if (param) { |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 194 | char *endptr = NULL; |
| 195 | unsigned long forced_flashport; |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 196 | forced_flashport = strtoul(param, &endptr, 0); |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 197 | /* Port 0, port >0x1000, unaligned ports and garbage strings |
| 198 | * are rejected. |
Carl-Daniel Hailfinger | 01f3ef4 | 2010-03-25 02:50:40 +0000 | [diff] [blame] | 199 | */ |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 200 | if (!forced_flashport || (forced_flashport >= 0x1000) || |
| 201 | (forced_flashport & 0x7) || (*endptr != '\0')) { |
| 202 | /* Using ports below 0x100 is a really bad idea, and |
| 203 | * should only be done if no port between 0x100 and |
| 204 | * 0xff8 works due to routing issues. |
| 205 | */ |
| 206 | msg_perr("Error: it87spiport specified, but no valid " |
| 207 | "port specified.\nPort must be a multiple of " |
| 208 | "0x8 and lie between 0x100 and 0xff8.\n"); |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 209 | exit_conf_mode_ite(port); |
| 210 | free(param); |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 211 | return 1; |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 212 | } else { |
| 213 | flashport = (uint16_t)forced_flashport; |
| 214 | msg_pinfo("Forcing serial flash port 0x%04x\n", |
| 215 | flashport); |
| 216 | sio_write(port, 0x64, (flashport >> 8)); |
| 217 | sio_write(port, 0x65, (flashport & 0xff)); |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 218 | } |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 219 | } |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 220 | free(param); |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 221 | exit_conf_mode_ite(port); |
| 222 | it8716f_flashport = flashport; |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 223 | if (internal_buses_supported & BUS_SPI) |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 224 | msg_pdbg("Overriding chipset SPI with IT87 SPI.\n"); |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 225 | /* FIXME: Add the SPI bus or replace the other buses with it? */ |
Nico Huber | 5e08e3e | 2021-05-11 17:38:14 +0200 | [diff] [blame] | 226 | register_spi_master(&spi_master_it87xx, NULL); |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 227 | return 0; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 230 | int init_superio_ite(void) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 231 | { |
Carl-Daniel Hailfinger | 082c8b5 | 2011-08-15 19:54:20 +0000 | [diff] [blame] | 232 | int i; |
| 233 | int ret = 0; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 234 | |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 235 | for (i = 0; i < superio_count; i++) { |
| 236 | if (superios[i].vendor != SUPERIO_VENDOR_ITE) |
| 237 | continue; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 238 | |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 239 | switch (superios[i].model) { |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 240 | case 0x8705: |
| 241 | ret |= it8705f_write_enable(superios[i].port); |
| 242 | break; |
Pete Smith | 5dc7d94 | 2022-05-11 10:01:25 +0000 | [diff] [blame] | 243 | case 0x8686: |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 244 | case 0x8716: |
| 245 | case 0x8718: |
| 246 | case 0x8720: |
Vadim Girlin | 4dd0f90 | 2013-08-24 12:18:17 +0000 | [diff] [blame] | 247 | case 0x8728: |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 248 | ret |= it87spi_probe(superios[i].port); |
| 249 | break; |
| 250 | default: |
Stefan Tauner | c2eec2c | 2014-05-03 21:33:01 +0000 | [diff] [blame] | 251 | msg_pdbg2("Super I/O ID 0x%04hx is not on the list of flash-capable controllers.\n", |
| 252 | superios[i].model); |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 253 | } |
Carl-Daniel Hailfinger | 34cc6cc | 2009-06-28 10:57:58 +0000 | [diff] [blame] | 254 | } |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 255 | return ret; |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 256 | } |
| 257 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 258 | /* |
| 259 | * The IT8716F only supports commands with length 1,2,4,5 bytes including |
| 260 | * command byte and can not read more than 3 bytes from the device. |
| 261 | * |
| 262 | * This function expects writearr[0] to be the first byte sent to the device, |
| 263 | * whereas the IT8716F splits commands internally into address and non-address |
| 264 | * commands with the address in inverse wire order. That's why the register |
| 265 | * ordering in case 4 and 5 may seem strange. |
| 266 | */ |
Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 267 | static int it8716f_spi_send_command(const struct flashctx *flash, |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 268 | unsigned int writecnt, unsigned int readcnt, |
| 269 | const unsigned char *writearr, |
| 270 | unsigned char *readarr) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 271 | { |
| 272 | uint8_t busy, writeenc; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 273 | |
| 274 | do { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 275 | busy = INB(it8716f_flashport) & 0x80; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 276 | } while (busy); |
| 277 | if (readcnt > 3) { |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 278 | msg_pinfo("%s called with unsupported readcnt %i.\n", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 279 | __func__, readcnt); |
Carl-Daniel Hailfinger | 142e30f | 2009-07-14 10:26:56 +0000 | [diff] [blame] | 280 | return SPI_INVALID_LENGTH; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 281 | } |
| 282 | switch (writecnt) { |
| 283 | case 1: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 284 | OUTB(writearr[0], it8716f_flashport + 1); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 285 | writeenc = 0x0; |
| 286 | break; |
| 287 | case 2: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 288 | OUTB(writearr[0], it8716f_flashport + 1); |
| 289 | OUTB(writearr[1], it8716f_flashport + 7); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 290 | writeenc = 0x1; |
| 291 | break; |
| 292 | case 4: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 293 | OUTB(writearr[0], it8716f_flashport + 1); |
| 294 | OUTB(writearr[1], it8716f_flashport + 4); |
| 295 | OUTB(writearr[2], it8716f_flashport + 3); |
| 296 | OUTB(writearr[3], it8716f_flashport + 2); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 297 | writeenc = 0x2; |
| 298 | break; |
| 299 | case 5: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 300 | OUTB(writearr[0], it8716f_flashport + 1); |
| 301 | OUTB(writearr[1], it8716f_flashport + 4); |
| 302 | OUTB(writearr[2], it8716f_flashport + 3); |
| 303 | OUTB(writearr[3], it8716f_flashport + 2); |
| 304 | OUTB(writearr[4], it8716f_flashport + 7); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 305 | writeenc = 0x3; |
| 306 | break; |
| 307 | default: |
Sean Nelson | 01e532d | 2010-01-10 01:09:58 +0000 | [diff] [blame] | 308 | msg_pinfo("%s called with unsupported writecnt %i.\n", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 309 | __func__, writecnt); |
Carl-Daniel Hailfinger | 142e30f | 2009-07-14 10:26:56 +0000 | [diff] [blame] | 310 | return SPI_INVALID_LENGTH; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 311 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 312 | /* |
| 313 | * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes. |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 314 | * Note: |
| 315 | * We can't use writecnt directly, but have to use a strange encoding. |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 316 | */ |
| 317 | OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4) |
| 318 | | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 319 | |
| 320 | if (readcnt > 0) { |
Nico Huber | 519be66 | 2018-12-23 20:03:35 +0100 | [diff] [blame] | 321 | unsigned int i; |
| 322 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 323 | do { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 324 | busy = INB(it8716f_flashport) & 0x80; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 325 | } while (busy); |
| 326 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 327 | for (i = 0; i < readcnt; i++) |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 328 | readarr[i] = INB(it8716f_flashport + 5 + i); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 329 | } |
| 330 | |
| 331 | return 0; |
| 332 | } |
| 333 | |
| 334 | /* Page size is usually 256 bytes */ |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 335 | static int it8716f_spi_page_program(struct flashctx *flash, const uint8_t *buf, unsigned int start) |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 336 | { |
Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 337 | unsigned int i; |
| 338 | int result; |
Carl-Daniel Hailfinger | bb297f7 | 2009-07-11 18:05:42 +0000 | [diff] [blame] | 339 | chipaddr bios = flash->virtual_memory; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 340 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 341 | result = spi_write_enable(flash); |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 342 | if (result) |
| 343 | return result; |
Carl-Daniel Hailfinger | 2f1b36f | 2009-07-12 12:06:18 +0000 | [diff] [blame] | 344 | /* FIXME: The command below seems to be redundant or wrong. */ |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 345 | OUTB(0x06, it8716f_flashport + 1); |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 346 | OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport); |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 347 | for (i = 0; i < flash->chip->page_size; i++) |
Carl-Daniel Hailfinger | ccd71c2 | 2012-03-01 22:38:27 +0000 | [diff] [blame] | 348 | mmio_writeb(buf[i], (void *)(bios + start + i)); |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 349 | OUTB(0, it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 350 | /* Wait until the Write-In-Progress bit is cleared. |
| 351 | * This usually takes 1-10 ms, so wait in 1 ms steps. |
Nikolai Artemiev | b8a90d0 | 2021-10-28 16:18:28 +1100 | [diff] [blame] | 352 | * |
| 353 | * FIXME: This should timeout after some number of retries. |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 354 | */ |
Nikolai Artemiev | b8a90d0 | 2021-10-28 16:18:28 +1100 | [diff] [blame] | 355 | while (true) { |
| 356 | uint8_t status; |
| 357 | int ret = spi_read_register(flash, STATUS1, &status); |
| 358 | if (ret) |
| 359 | return ret; |
| 360 | |
| 361 | if((status & SPI_SR_WIP) == 0) |
| 362 | return 0; |
| 363 | |
Carl-Daniel Hailfinger | ca8bfc6 | 2009-06-05 17:48:08 +0000 | [diff] [blame] | 364 | programmer_delay(1000); |
Nikolai Artemiev | b8a90d0 | 2021-10-28 16:18:28 +1100 | [diff] [blame] | 365 | } |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 366 | return 0; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 367 | } |
| 368 | |
| 369 | /* |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 370 | * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles |
| 371 | * Need to read this big flash using firmware cycles 3 byte at a time. |
| 372 | */ |
Carl-Daniel Hailfinger | 63fd902 | 2011-12-14 22:25:15 +0000 | [diff] [blame] | 373 | static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf, |
Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 374 | unsigned int start, unsigned int len) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 375 | { |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 376 | fast_spi = 0; |
| 377 | |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 378 | /* FIXME: Check if someone explicitly requested to use IT87 SPI although |
| 379 | * the mainboard does not use IT87 SPI translation. This should be done |
| 380 | * via a programmer parameter for the internal programmer. |
| 381 | */ |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 382 | if ((flash->chip->total_size * 1024 > 512 * 1024)) { |
Edward O'Callaghan | 52916f6 | 2020-10-09 13:00:17 +1100 | [diff] [blame] | 383 | default_spi_read(flash, buf, start, len); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 384 | } else { |
Carl-Daniel Hailfinger | ccd71c2 | 2012-03-01 22:38:27 +0000 | [diff] [blame] | 385 | mmio_readn((void *)(flash->virtual_memory + start), buf, len); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 386 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 387 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 388 | return 0; |
| 389 | } |
| 390 | |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 391 | static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf, |
Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 392 | unsigned int start, unsigned int len) |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 393 | { |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 394 | const struct flashchip *chip = flash->chip; |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 395 | /* |
| 396 | * IT8716F only allows maximum of 512 kb SPI chip size for memory |
Carl-Daniel Hailfinger | ccfe0ac | 2010-10-27 22:07:11 +0000 | [diff] [blame] | 397 | * mapped access. It also can't write more than 1+3+256 bytes at once, |
| 398 | * so page_size > 256 bytes needs a fallback. |
| 399 | * FIXME: Split too big page writes into chunks IT87* can handle instead |
| 400 | * of degrading to single-byte program. |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 401 | * FIXME: Check if someone explicitly requested to use IT87 SPI although |
| 402 | * the mainboard does not use IT87 SPI translation. This should be done |
| 403 | * via a programmer parameter for the internal programmer. |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 404 | */ |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 405 | if ((chip->total_size * 1024 > 512 * 1024) || (chip->page_size > 256)) { |
Carl-Daniel Hailfinger | 75a58f9 | 2010-10-13 22:26:56 +0000 | [diff] [blame] | 406 | spi_chip_write_1(flash, buf, start, len); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 407 | } else { |
Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 408 | unsigned int lenhere; |
Carl-Daniel Hailfinger | 9a795d8 | 2010-07-14 16:19:05 +0000 | [diff] [blame] | 409 | |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 410 | if (start % chip->page_size) { |
Carl-Daniel Hailfinger | ccfe0ac | 2010-10-27 22:07:11 +0000 | [diff] [blame] | 411 | /* start to the end of the page or to start + len, |
| 412 | * whichever is smaller. |
Carl-Daniel Hailfinger | 9a795d8 | 2010-07-14 16:19:05 +0000 | [diff] [blame] | 413 | */ |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 414 | lenhere = min(len, chip->page_size - start % chip->page_size); |
Carl-Daniel Hailfinger | 75a58f9 | 2010-10-13 22:26:56 +0000 | [diff] [blame] | 415 | spi_chip_write_1(flash, buf, start, lenhere); |
Carl-Daniel Hailfinger | 9a795d8 | 2010-07-14 16:19:05 +0000 | [diff] [blame] | 416 | start += lenhere; |
| 417 | len -= lenhere; |
| 418 | buf += lenhere; |
Carl-Daniel Hailfinger | 116081a | 2009-08-10 02:29:21 +0000 | [diff] [blame] | 419 | } |
Carl-Daniel Hailfinger | 9a795d8 | 2010-07-14 16:19:05 +0000 | [diff] [blame] | 420 | |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 421 | while (len >= chip->page_size) { |
Nikolai Artemiev | b8a90d0 | 2021-10-28 16:18:28 +1100 | [diff] [blame] | 422 | int ret = it8716f_spi_page_program(flash, buf, start); |
| 423 | if (ret) |
| 424 | return ret; |
Carl-Daniel Hailfinger | 5a7cb84 | 2012-08-25 01:17:58 +0000 | [diff] [blame] | 425 | start += chip->page_size; |
| 426 | len -= chip->page_size; |
| 427 | buf += chip->page_size; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 428 | } |
Carl-Daniel Hailfinger | 9a795d8 | 2010-07-14 16:19:05 +0000 | [diff] [blame] | 429 | if (len) |
Carl-Daniel Hailfinger | 75a58f9 | 2010-10-13 22:26:56 +0000 | [diff] [blame] | 430 | spi_chip_write_1(flash, buf, start, len); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 431 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 432 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 433 | return 0; |
| 434 | } |