blob: 1510e2fba3f6f5b4e3b020b98da73ea18ae7b346 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000027#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000028
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029enum programmer {
30#if CONFIG_INTERNAL == 1
31 PROGRAMMER_INTERNAL,
32#endif
33#if CONFIG_DUMMY == 1
34 PROGRAMMER_DUMMY,
35#endif
36#if CONFIG_NIC3COM == 1
37 PROGRAMMER_NIC3COM,
38#endif
39#if CONFIG_NICREALTEK == 1
40 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000041#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000042#if CONFIG_NICNATSEMI == 1
43 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000044#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000045#if CONFIG_GFXNVIDIA == 1
46 PROGRAMMER_GFXNVIDIA,
47#endif
48#if CONFIG_DRKAISER == 1
49 PROGRAMMER_DRKAISER,
50#endif
51#if CONFIG_SATASII == 1
52 PROGRAMMER_SATASII,
53#endif
54#if CONFIG_ATAHPT == 1
55 PROGRAMMER_ATAHPT,
56#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000057#if CONFIG_FT2232_SPI == 1
58 PROGRAMMER_FT2232_SPI,
59#endif
60#if CONFIG_SERPROG == 1
61 PROGRAMMER_SERPROG,
62#endif
63#if CONFIG_BUSPIRATE_SPI == 1
64 PROGRAMMER_BUSPIRATE_SPI,
65#endif
66#if CONFIG_DEDIPROG == 1
67 PROGRAMMER_DEDIPROG,
68#endif
69#if CONFIG_RAYER_SPI == 1
70 PROGRAMMER_RAYER_SPI,
71#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000072#if CONFIG_PONY_SPI == 1
73 PROGRAMMER_PONY_SPI,
74#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000075#if CONFIG_NICINTEL == 1
76 PROGRAMMER_NICINTEL,
77#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000078#if CONFIG_NICINTEL_SPI == 1
79 PROGRAMMER_NICINTEL_SPI,
80#endif
Mark Marshall90021f22010-12-03 14:48:11 +000081#if CONFIG_OGP_SPI == 1
82 PROGRAMMER_OGP_SPI,
83#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000084#if CONFIG_SATAMV == 1
85 PROGRAMMER_SATAMV,
86#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +000087#if CONFIG_LINUX_SPI == 1
88 PROGRAMMER_LINUX_SPI,
89#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000090 PROGRAMMER_INVALID /* This must always be the last entry. */
91};
92
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000093struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000094 const char *name;
95
96 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000097
Stefan Taunera6d96482012-12-26 19:51:23 +000098 void *(*map_flash_region) (const char *descr, unsigned long phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000099 void (*unmap_flash_region) (void *virt_addr, size_t len);
100
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000101 void (*delay) (int usecs);
102};
103
104extern const struct programmer_entry programmer_table[];
105
Carl-Daniel Hailfinger2e681602011-09-08 00:00:29 +0000106int programmer_init(enum programmer prog, char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000107int programmer_shutdown(void);
108
109enum bitbang_spi_master_type {
110 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
111#if CONFIG_RAYER_SPI == 1
112 BITBANG_SPI_MASTER_RAYER,
113#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000114#if CONFIG_PONY_SPI == 1
115 BITBANG_SPI_MASTER_PONY,
116#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000117#if CONFIG_NICINTEL_SPI == 1
118 BITBANG_SPI_MASTER_NICINTEL,
119#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000120#if CONFIG_INTERNAL == 1
121#if defined(__i386__) || defined(__x86_64__)
122 BITBANG_SPI_MASTER_MCP,
123#endif
124#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000125#if CONFIG_OGP_SPI == 1
126 BITBANG_SPI_MASTER_OGP,
127#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000128};
129
130struct bitbang_spi_master {
131 enum bitbang_spi_master_type type;
132
133 /* Note that CS# is active low, so val=0 means the chip is active. */
134 void (*set_cs) (int val);
135 void (*set_sck) (int val);
136 void (*set_mosi) (int val);
137 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000138 void (*request_bus) (void);
139 void (*release_bus) (void);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000140 /* Length of half a clock period in usecs. */
141 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142};
143
144#if CONFIG_INTERNAL == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000145struct pci_dev;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000146struct penable {
147 uint16_t vendor_id;
148 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000149 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000150 const char *vendor_name;
151 const char *device_name;
152 int (*doit) (struct pci_dev *dev, const char *name);
153};
154
155extern const struct penable chipset_enables[];
156
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000157enum board_match_phase {
158 P1,
159 P2,
160 P3
161};
162
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000163struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000164 /* Any device, but make it sensible, like the ISA bridge. */
165 uint16_t first_vendor;
166 uint16_t first_device;
167 uint16_t first_card_vendor;
168 uint16_t first_card_device;
169
170 /* Any device, but make it sensible, like
171 * the host bridge. May be NULL.
172 */
173 uint16_t second_vendor;
174 uint16_t second_device;
175 uint16_t second_card_vendor;
176 uint16_t second_card_device;
177
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000178 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000179 const char *dmi_pattern;
180
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000181 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000182 const char *lb_vendor;
183 const char *lb_part;
184
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000185 enum board_match_phase phase;
186
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000187 const char *vendor_name;
188 const char *board_name;
189
190 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000191 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000192 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000193};
194
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000195extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000196
197struct board_info {
198 const char *vendor;
199 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000200 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000201#ifdef CONFIG_PRINT_WIKI
202 const char *url;
203 const char *note;
204#endif
205};
206
207extern const struct board_info boards_known[];
208extern const struct board_info laptops_known[];
209#endif
210
211/* udelay.c */
212void myusec_delay(int usecs);
213void myusec_calibrate_delay(void);
214void internal_delay(int usecs);
215
216#if NEED_PCI == 1
217/* pcidev.c */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000218// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000219extern uint32_t io_base_addr;
220extern struct pci_access *pacc;
221extern struct pci_dev *pcidev_dev;
222struct pcidev_status {
223 uint16_t vendor_id;
224 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000225 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000226 const char *vendor_name;
227 const char *device_name;
228};
Carl-Daniel Hailfinger3834c2d2012-07-16 21:32:19 +0000229uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
Carl-Daniel Hailfinger40446ee2011-03-07 01:08:09 +0000230uintptr_t pcidev_init(int bar, const struct pcidev_status *devs);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000231/* rpci_write_* are reversible writes. The original PCI config space register
232 * contents will be restored on shutdown.
233 */
Idwer Vollering1a6162e2010-12-26 23:55:19 +0000234int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
235int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
236int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000237#endif
238
239/* print.c */
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000240#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
Carl-Daniel Hailfinger60d9bd22012-08-09 23:34:41 +0000241/* Not needed for CONFIG_INTERNAL, but for all other PCI-based programmers. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000242void print_supported_pcidevs(const struct pcidev_status *devs);
243#endif
244
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000245#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000246/* board_enable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000247int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000248void w836xx_ext_enter(uint16_t port);
249void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000250void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000251int it8705f_write_enable(uint8_t port);
252uint8_t sio_read(uint16_t port, uint8_t reg);
253void sio_write(uint16_t port, uint8_t reg, uint8_t data);
254void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000255void board_handle_before_superio(void);
256void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000257int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000258
259/* chipset_enable.c */
260int chipset_flash_enable(void);
261
262/* processor_enable.c */
263int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000264#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000265
266/* physmap.c */
267void *physmap(const char *descr, unsigned long phys_addr, size_t len);
268void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
269void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000270#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000271int setup_cpu_msr(int cpu);
272void cleanup_cpu_msr(void);
273
274/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000275int cb_parse_table(const char **vendor, const char **model);
276int cb_check_image(uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000277
278/* dmi.c */
279extern int has_dmi_support;
280void dmi_init(void);
281int dmi_match(const char *pattern);
282
283/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000284struct superio {
285 uint16_t vendor;
286 uint16_t port;
287 uint16_t model;
288};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000289extern struct superio superios[];
290extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000291#define SUPERIO_VENDOR_NONE 0x0
292#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000293#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000294#endif
295#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000296struct pci_filter;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000297struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
Uwe Hermann24c35e42011-07-13 11:22:03 +0000298struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000299struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
300struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
301 uint16_t card_vendor, uint16_t card_device);
302#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000303int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000304#if CONFIG_INTERNAL == 1
305extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000306extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000307extern int force_boardenable;
308extern int force_boardmismatch;
309void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000310int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000311extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000312int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000313#endif
314
315/* hwaccess.c */
316void mmio_writeb(uint8_t val, void *addr);
317void mmio_writew(uint16_t val, void *addr);
318void mmio_writel(uint32_t val, void *addr);
319uint8_t mmio_readb(void *addr);
320uint16_t mmio_readw(void *addr);
321uint32_t mmio_readl(void *addr);
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000322void mmio_readn(void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000323void mmio_le_writeb(uint8_t val, void *addr);
324void mmio_le_writew(uint16_t val, void *addr);
325void mmio_le_writel(uint32_t val, void *addr);
326uint8_t mmio_le_readb(void *addr);
327uint16_t mmio_le_readw(void *addr);
328uint32_t mmio_le_readl(void *addr);
329#define pci_mmio_writeb mmio_le_writeb
330#define pci_mmio_writew mmio_le_writew
331#define pci_mmio_writel mmio_le_writel
332#define pci_mmio_readb mmio_le_readb
333#define pci_mmio_readw mmio_le_readw
334#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000335void rmmio_writeb(uint8_t val, void *addr);
336void rmmio_writew(uint16_t val, void *addr);
337void rmmio_writel(uint32_t val, void *addr);
338void rmmio_le_writeb(uint8_t val, void *addr);
339void rmmio_le_writew(uint16_t val, void *addr);
340void rmmio_le_writel(uint32_t val, void *addr);
341#define pci_rmmio_writeb rmmio_le_writeb
342#define pci_rmmio_writew rmmio_le_writew
343#define pci_rmmio_writel rmmio_le_writel
344void rmmio_valb(void *addr);
345void rmmio_valw(void *addr);
346void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000347
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000348/* dummyflasher.c */
349#if CONFIG_DUMMY == 1
350int dummy_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000351void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
352void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000353#endif
354
355/* nic3com.c */
356#if CONFIG_NIC3COM == 1
357int nic3com_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000358extern const struct pcidev_status nics_3com[];
359#endif
360
361/* gfxnvidia.c */
362#if CONFIG_GFXNVIDIA == 1
363int gfxnvidia_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000364extern const struct pcidev_status gfx_nvidia[];
365#endif
366
367/* drkaiser.c */
368#if CONFIG_DRKAISER == 1
369int drkaiser_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000370extern const struct pcidev_status drkaiser_pcidev[];
371#endif
372
373/* nicrealtek.c */
374#if CONFIG_NICREALTEK == 1
375int nicrealtek_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000376extern const struct pcidev_status nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000377#endif
378
379/* nicnatsemi.c */
380#if CONFIG_NICNATSEMI == 1
381int nicnatsemi_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000382extern const struct pcidev_status nics_natsemi[];
383#endif
384
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000385/* nicintel.c */
386#if CONFIG_NICINTEL == 1
387int nicintel_init(void);
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000388extern const struct pcidev_status nics_intel[];
389#endif
390
Idwer Vollering004f4b72010-09-03 18:21:21 +0000391/* nicintel_spi.c */
392#if CONFIG_NICINTEL_SPI == 1
393int nicintel_spi_init(void);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000394extern const struct pcidev_status nics_intel_spi[];
395#endif
396
Mark Marshall90021f22010-12-03 14:48:11 +0000397/* ogp_spi.c */
398#if CONFIG_OGP_SPI == 1
399int ogp_spi_init(void);
Mark Marshall90021f22010-12-03 14:48:11 +0000400extern const struct pcidev_status ogp_spi[];
401#endif
402
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000403/* satamv.c */
404#if CONFIG_SATAMV == 1
405int satamv_init(void);
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000406extern const struct pcidev_status satas_mv[];
407#endif
408
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409/* satasii.c */
410#if CONFIG_SATASII == 1
411int satasii_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000412extern const struct pcidev_status satas_sii[];
413#endif
414
415/* atahpt.c */
416#if CONFIG_ATAHPT == 1
417int atahpt_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000418extern const struct pcidev_status ata_hpt[];
419#endif
420
421/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000422#if CONFIG_FT2232_SPI == 1
423struct usbdev_status {
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000424 uint16_t vendor_id;
425 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000426 const enum test_state status;
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000427 const char *vendor_name;
428 const char *device_name;
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000429};
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000430int ft2232_spi_init(void);
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000431extern const struct usbdev_status devs_ft2232spi[];
432void print_supported_usbdevs(const struct usbdev_status *devs);
433#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000434
435/* rayer_spi.c */
436#if CONFIG_RAYER_SPI == 1
437int rayer_spi_init(void);
438#endif
439
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000440/* pony_spi.c */
441#if CONFIG_PONY_SPI == 1
442int pony_spi_init(void);
443#endif
444
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000445/* bitbang_spi.c */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000446int bitbang_spi_init(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000447
448/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000449#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000450int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000451#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000452
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000453/* linux_spi.c */
454#if CONFIG_LINUX_SPI == 1
455int linux_spi_init(void);
456#endif
457
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000458/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000459#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000460int dediprog_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000461#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000462
463/* flashrom.c */
464struct decode_sizes {
465 uint32_t parallel;
466 uint32_t lpc;
467 uint32_t fwh;
468 uint32_t spi;
469};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000470// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000471extern struct decode_sizes max_rom_decode;
472extern int programmer_may_write;
473extern unsigned long flashbase;
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000474void check_chip_supported(const struct flashchip *chip);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000475int check_max_decode(enum chipbustype buses, uint32_t size);
Stefan Tauner66652442011-06-26 17:38:17 +0000476char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000477
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000478/* spi.c */
479enum spi_controller {
480 SPI_CONTROLLER_NONE,
481#if CONFIG_INTERNAL == 1
482#if defined(__i386__) || defined(__x86_64__)
483 SPI_CONTROLLER_ICH7,
484 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000485 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000486 SPI_CONTROLLER_IT87XX,
487 SPI_CONTROLLER_SB600,
488 SPI_CONTROLLER_VIA,
489 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000490#endif
491#endif
492#if CONFIG_FT2232_SPI == 1
493 SPI_CONTROLLER_FT2232,
494#endif
495#if CONFIG_DUMMY == 1
496 SPI_CONTROLLER_DUMMY,
497#endif
498#if CONFIG_BUSPIRATE_SPI == 1
499 SPI_CONTROLLER_BUSPIRATE,
500#endif
501#if CONFIG_DEDIPROG == 1
502 SPI_CONTROLLER_DEDIPROG,
503#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000504#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000505 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000506#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000507#if CONFIG_LINUX_SPI == 1
508 SPI_CONTROLLER_LINUX,
509#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000510#if CONFIG_SERPROG == 1
511 SPI_CONTROLLER_SERPROG,
512#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000513};
Michael Karcher62797512011-05-11 17:07:02 +0000514
515#define MAX_DATA_UNSPECIFIED 0
516#define MAX_DATA_READ_UNLIMITED 64 * 1024
517#define MAX_DATA_WRITE_UNLIMITED 256
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000518struct spi_programmer {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000519 enum spi_controller type;
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000520 unsigned int max_data_read;
521 unsigned int max_data_write;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000522 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000523 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000524 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000525
526 /* Optimized functions for this programmer */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000527 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
528 int (*write_256)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Nico Huber7bca1262012-06-15 22:28:12 +0000529 int (*write_aai)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000530 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000531};
532
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000533int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000534 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000535int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000536int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
537int default_spi_write_256(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Nico Huber7bca1262012-06-15 22:28:12 +0000538int default_spi_write_aai(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000539int register_spi_programmer(const struct spi_programmer *programmer);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000540
Stefan Tauner2abab942012-04-27 20:41:23 +0000541/* The following enum is needed by ich_descriptor_tool and ich* code. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000542enum ich_chipset {
543 CHIPSET_ICH_UNKNOWN,
544 CHIPSET_ICH7 = 7,
545 CHIPSET_ICH8,
546 CHIPSET_ICH9,
547 CHIPSET_ICH10,
548 CHIPSET_5_SERIES_IBEX_PEAK,
549 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000550 CHIPSET_7_SERIES_PANTHER_POINT,
551 CHIPSET_8_SERIES_LYNX_POINT
Stefan Taunera8d838d2011-11-06 23:51:09 +0000552};
553
Stefan Tauner2abab942012-04-27 20:41:23 +0000554/* ichspi.c */
555#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000556extern uint32_t ichspi_bbar;
557int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000558 enum ich_chipset ich_generation);
Helge Wagnerdd73d832012-08-24 23:03:46 +0000559int via_init_spi(struct pci_dev *dev, uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000560
David Hendricks4e748392011-02-28 23:58:15 +0000561/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000562int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000563
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000564/* it87spi.c */
565void enter_conf_mode_ite(uint16_t port);
566void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000567void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000568int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000569
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000570/* mcp6x_spi.c */
571int mcp6x_spi_init(int want_spi);
572
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000573/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000574int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000575
576/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000577int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000578#endif
579
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000580/* opaque.c */
581struct opaque_programmer {
582 int max_data_read;
583 int max_data_write;
584 /* Specific functions for this programmer */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000585 int (*probe) (struct flashctx *flash);
586 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
587 int (*write) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
588 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000589 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000590};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000591int register_opaque_programmer(const struct opaque_programmer *pgm);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000592
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000593/* programmer.c */
594int noop_shutdown(void);
595void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
596void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000597void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
598void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
599void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
600void fallback_chip_writen(const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
601uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
602uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
603void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
604struct par_programmer {
605 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
606 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
607 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
608 void (*chip_writen) (const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
609 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
610 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
611 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
612 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000613 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000614};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000615int register_par_programmer(const struct par_programmer *pgm, const enum chipbustype buses);
616struct registered_programmer {
617 enum chipbustype buses_supported;
618 union {
619 struct par_programmer par;
620 struct spi_programmer spi;
621 struct opaque_programmer opaque;
622 };
623};
624extern struct registered_programmer registered_programmers[];
625extern int registered_programmer_count;
626int register_programmer(struct registered_programmer *pgm);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000627
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000628/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000629#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000630int serprog_init(void);
Stefan Tauner31019d42011-10-22 21:45:27 +0000631void serprog_delay(int usecs);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000632#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000633
634/* serial.c */
Carl-Daniel Hailfinger60d9bd22012-08-09 23:34:41 +0000635#ifdef _WIN32
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000636typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000637#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000638#else
639typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000640#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000641#endif
642
643void sp_flush_incoming(void);
644fdtype sp_openserport(char *dev, unsigned int baud);
645void __attribute__((noreturn)) sp_die(char *msg);
646extern fdtype sp_fd;
David Hendricks8bb20212011-06-14 01:35:36 +0000647/* expose serialport_shutdown as it's currently used by buspirate */
648int serialport_shutdown(void *data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000649int serialport_write(unsigned char *buf, unsigned int writecnt);
650int serialport_read(unsigned char *buf, unsigned int readcnt);
651
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000652/* Serial port/pin mapping:
653
654 1 CD <-
655 2 RXD <-
656 3 TXD ->
657 4 DTR ->
658 5 GND --
659 6 DSR <-
660 7 RTS ->
661 8 CTS <-
662 9 RI <-
663*/
664enum SP_PIN {
665 PIN_CD = 1,
666 PIN_RXD,
667 PIN_TXD,
668 PIN_DTR,
669 PIN_GND,
670 PIN_DSR,
671 PIN_RTS,
672 PIN_CTS,
673 PIN_RI,
674};
675
676void sp_set_pin(enum SP_PIN pin, int val);
677int sp_get_pin(enum SP_PIN pin);
678
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000679#endif /* !__PROGRAMMER_H__ */