blob: 027392f9e54463f28bb09f0acf909d783ec49fd9 [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
Stefan Reinauer8fa64812009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
Carl-Daniel Hailfingera0a6ae92009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
Adam Kaufman064b1f22007-02-06 19:47:50 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000018 *
Uwe Hermannd1107642007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000022 */
23
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000027#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000028#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000029#include <stdio.h>
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +000030#include "hwaccess.h"
Patrick Georgie48654c2010-01-06 22:14:39 +000031#ifdef _WIN32
32#include <windows.h>
33#undef min
34#undef max
35#endif
Andriy Gapon65c1b862008-05-22 13:22:45 +000036
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000037typedef unsigned long chipaddr;
38
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000039enum programmer {
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000040#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000041 PROGRAMMER_INTERNAL,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000042#endif
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000043#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000044 PROGRAMMER_DUMMY,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000045#endif
46#if NIC3COM_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000047 PROGRAMMER_NIC3COM,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000048#endif
Uwe Hermann2bc98f62009-09-30 18:29:55 +000049#if GFXNVIDIA_SUPPORT == 1
50 PROGRAMMER_GFXNVIDIA,
51#endif
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000052#if DRKAISER_SUPPORT == 1
TURBO Jb0912c02009-09-02 23:00:46 +000053 PROGRAMMER_DRKAISER,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000054#endif
55#if SATASII_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000056 PROGRAMMER_SATASII,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000057#endif
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000058#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000059 PROGRAMMER_IT87SPI,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +000060#endif
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +000061#if FT2232_SPI_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000062 PROGRAMMER_FT2232SPI,
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +000063#endif
Carl-Daniel Hailfinger6be74112009-08-12 16:17:41 +000064#if SERPROG_SUPPORT == 1
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000065 PROGRAMMER_SERPROG,
Carl-Daniel Hailfinger6be74112009-08-12 16:17:41 +000066#endif
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +000067#if BUSPIRATE_SPI_SUPPORT == 1
68 PROGRAMMER_BUSPIRATESPI,
69#endif
Carl-Daniel Hailfinger37fc4692009-08-12 14:34:35 +000070 PROGRAMMER_INVALID /* This must always be the last entry. */
Carl-Daniel Hailfinger415e5132009-08-12 11:39:29 +000071};
72
73extern enum programmer programmer;
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000074
75struct programmer_entry {
76 const char *vendor;
77 const char *name;
78
79 int (*init) (void);
80 int (*shutdown) (void);
81
Uwe Hermannd1129ac2009-05-28 15:07:42 +000082 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
83 size_t len);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +000084 void (*unmap_flash_region) (void *virt_addr, size_t len);
85
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000086 void (*chip_writeb) (uint8_t val, chipaddr addr);
87 void (*chip_writew) (uint16_t val, chipaddr addr);
88 void (*chip_writel) (uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +000089 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000090 uint8_t (*chip_readb) (const chipaddr addr);
91 uint16_t (*chip_readw) (const chipaddr addr);
92 uint32_t (*chip_readl) (const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +000093 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +000094 void (*delay) (int usecs);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000095};
96
97extern const struct programmer_entry programmer_table[];
98
Uwe Hermann09e04f72009-05-16 22:36:00 +000099int programmer_init(void);
100int programmer_shutdown(void);
101void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
102 size_t len);
103void programmer_unmap_flash_region(void *virt_addr, size_t len);
104void chip_writeb(uint8_t val, chipaddr addr);
105void chip_writew(uint16_t val, chipaddr addr);
106void chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000107void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Uwe Hermann09e04f72009-05-16 22:36:00 +0000108uint8_t chip_readb(const chipaddr addr);
109uint16_t chip_readw(const chipaddr addr);
110uint32_t chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000111void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000112void programmer_delay(int usecs);
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +0000113
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000114enum bitbang_spi_master {
115 BITBANG_SPI_INVALID /* This must always be the last entry. */
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000116};
117
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000118extern const int bitbang_spi_master_count;
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000119
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000120extern enum bitbang_spi_master bitbang_spi_master;
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000121
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000122struct bitbang_spi_master_entry {
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000123 void (*set_cs) (int val);
124 void (*set_sck) (int val);
125 void (*set_mosi) (int val);
126 int (*get_miso) (void);
127};
128
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000129#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
130
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000131enum chipbustype {
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000132 CHIP_BUSTYPE_NONE = 0,
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000133 CHIP_BUSTYPE_PARALLEL = 1 << 0,
134 CHIP_BUSTYPE_LPC = 1 << 1,
135 CHIP_BUSTYPE_FWH = 1 << 2,
136 CHIP_BUSTYPE_SPI = 1 << 3,
137 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
138 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
139};
140
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000141/*
142 * How many different contiguous runs of erase blocks with one size each do
143 * we have for a given erase function?
144 */
145#define NUM_ERASEREGIONS 5
146
147/*
148 * How many different erase functions do we have per chip?
149 */
150#define NUM_ERASEFUNCTIONS 5
151
Sean Nelsonc57a9202010-01-04 17:15:23 +0000152#define FEATURE_REGISTERMAP (1 << 0)
153#define FEATURE_BYTEWRITES (1 << 1)
154
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000155struct flashchip {
Uwe Hermann76158682008-03-14 23:55:58 +0000156 const char *vendor;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000157 const char *name;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000158
159 enum chipbustype bustype;
160
Uwe Hermann394131e2008-10-18 21:14:13 +0000161 /*
162 * With 32bit manufacture_id and model_id we can cover IDs up to
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000163 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
164 * Identification code.
165 */
166 uint32_t manufacture_id;
167 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000168
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000169 int total_size;
170 int page_size;
Sean Nelsonc57a9202010-01-04 17:15:23 +0000171 int feature_bits;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000172
Uwe Hermann394131e2008-10-18 21:14:13 +0000173 /*
174 * Indicate if flashrom has been tested with this flash chip and if
Peter Stuge1159d582008-05-03 04:34:37 +0000175 * everything worked correctly.
176 */
177 uint32_t tested;
178
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000179 int (*probe) (struct flashchip *flash);
Maciej Pijankac6e11112009-06-03 14:46:22 +0000180
181 /* Delay after "enter/exit ID mode" commands in microseconds. */
182 int probe_timing;
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000183 int (*erase) (struct flashchip *flash);
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000184
185 /*
Carl-Daniel Hailfinger63ce4bb2009-12-22 13:04:53 +0000186 * Erase blocks and associated erase function. Any chip erase function
187 * is stored as chip-sized virtual block together with said function.
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000188 */
189 struct block_eraser {
190 struct eraseblock{
191 unsigned int size; /* Eraseblock size */
192 unsigned int count; /* Number of contiguous blocks with that size */
193 } eraseblocks[NUM_ERASEREGIONS];
194 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
195 } block_erasers[NUM_ERASEFUNCTIONS];
196
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000197 int (*write) (struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000198 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000199
Uwe Hermann372eeb52007-12-04 21:49:06 +0000200 /* Some flash devices have an additional register space. */
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000201 chipaddr virtual_memory;
202 chipaddr virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000203};
204
Peter Stuge1159d582008-05-03 04:34:37 +0000205#define TEST_UNTESTED 0
206
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000207#define TEST_OK_PROBE (1 << 0)
208#define TEST_OK_READ (1 << 1)
209#define TEST_OK_ERASE (1 << 2)
210#define TEST_OK_WRITE (1 << 3)
211#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
212#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
Carl-Daniel Hailfingera06287c2009-09-23 22:01:33 +0000213#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000214#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000215#define TEST_OK_MASK 0x0f
216
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000217#define TEST_BAD_PROBE (1 << 4)
218#define TEST_BAD_READ (1 << 5)
219#define TEST_BAD_ERASE (1 << 6)
220#define TEST_BAD_WRITE (1 << 7)
221#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000222#define TEST_BAD_MASK 0xf0
223
Maciej Pijankac6e11112009-06-03 14:46:22 +0000224/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
225 * field and zero delay.
226 *
227 * SPI devices will always have zero delay and ignore this field.
228 */
229#define TIMING_FIXME -1
230/* this is intentionally same value as fixme */
231#define TIMING_IGNORED -1
232#define TIMING_ZERO -2
233
Ollie Lho184a4042005-11-26 21:55:36 +0000234extern struct flashchip flashchips[];
235
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000236#if INTERNAL_SUPPORT == 1
Uwe Hermann05fab752009-05-16 23:42:17 +0000237struct penable {
238 uint16_t vendor_id;
239 uint16_t device_id;
240 int status;
241 const char *vendor_name;
242 const char *device_name;
243 int (*doit) (struct pci_dev *dev, const char *name);
244};
245
246extern const struct penable chipset_enables[];
247
248struct board_pciid_enable {
249 /* Any device, but make it sensible, like the ISA bridge. */
250 uint16_t first_vendor;
251 uint16_t first_device;
252 uint16_t first_card_vendor;
253 uint16_t first_card_device;
254
255 /* Any device, but make it sensible, like
256 * the host bridge. May be NULL.
257 */
258 uint16_t second_vendor;
259 uint16_t second_device;
260 uint16_t second_card_vendor;
261 uint16_t second_card_device;
262
263 /* The vendor / part name from the coreboot table. */
264 const char *lb_vendor;
265 const char *lb_part;
266
267 const char *vendor_name;
268 const char *board_name;
269
270 int (*enable) (const char *name);
271};
272
273extern struct board_pciid_enable board_pciid_enables[];
274
275struct board_info {
276 const char *vendor;
277 const char *name;
278};
279
280extern const struct board_info boards_ok[];
281extern const struct board_info boards_bad[];
Uwe Hermanne1aa75e2009-06-18 14:04:44 +0000282extern const struct board_info laptops_ok[];
283extern const struct board_info laptops_bad[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000284#endif
Uwe Hermann05fab752009-05-16 23:42:17 +0000285
Uwe Hermann372eeb52007-12-04 21:49:06 +0000286/* udelay.c */
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000287void myusec_delay(int usecs);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000288void myusec_calibrate_delay(void);
Carl-Daniel Hailfinger36cc1c82009-12-24 03:11:55 +0000289void internal_delay(int usecs);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000290
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000291#if NEED_PCI == 1
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000292/* pcidev.c */
293#define PCI_OK 0
294#define PCI_NT 1 /* Not tested */
Rudolf Marek68720c72009-05-17 19:39:27 +0000295
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000296extern uint32_t io_base_addr;
297extern struct pci_access *pacc;
298extern struct pci_filter filter;
Uwe Hermann8403ccb2009-05-16 21:39:19 +0000299extern struct pci_dev *pcidev_dev;
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000300struct pcidev_status {
301 uint16_t vendor_id;
302 uint16_t device_id;
303 int status;
304 const char *vendor_name;
305 const char *device_name;
306};
TURBO Jb0912c02009-09-02 23:00:46 +0000307uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, struct pcidev_status *devs);
308uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, struct pcidev_status *devs, char *pcidev_bdf);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000309#endif
Uwe Hermannba290d12009-06-17 12:07:12 +0000310
311/* print.c */
312char *flashbuses_to_text(enum chipbustype bustype);
Carl-Daniel Hailfingerf5292052009-11-17 09:57:34 +0000313void print_supported(void);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000314#if (NIC3COM_SUPPORT == 1) || (GFXNVIDIA_SUPPORT == 1) || (DRKAISER_SUPPORT == 1) || (SATASII_SUPPORT == 1)
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000315void print_supported_pcidevs(struct pcidev_status *devs);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000316#endif
Carl-Daniel Hailfingerf5292052009-11-17 09:57:34 +0000317void print_supported_wiki(void);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000318
Uwe Hermann372eeb52007-12-04 21:49:06 +0000319/* board_enable.c */
Peter Stuge9d9399c2009-01-26 02:34:51 +0000320void w836xx_ext_enter(uint16_t port);
321void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000322uint8_t sio_read(uint16_t port, uint8_t reg);
323void sio_write(uint16_t port, uint8_t reg, uint8_t data);
324void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000325int board_flash_enable(const char *vendor, const char *part);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000326
Uwe Hermann372eeb52007-12-04 21:49:06 +0000327/* chipset_enable.c */
328int chipset_flash_enable(void);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000329
Stefan Reinauer0593f212009-01-26 01:10:48 +0000330/* physmap.c */
331void *physmap(const char *descr, unsigned long phys_addr, size_t len);
332void physunmap(void *virt_addr, size_t len);
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000333int setup_cpu_msr(int cpu);
334void cleanup_cpu_msr(void);
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +0000335
336/* cbtable.c */
337void lb_vendor_dev_from_string(char *boardstring);
338int coreboot_init(void);
339extern char *lb_part, *lb_vendor;
340extern int partvendor_from_cbtable;
Stefan Reinauer0593f212009-01-26 01:10:48 +0000341
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000342/* internal.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000343#if NEED_PCI == 1
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000344struct superio {
345 uint16_t vendor;
346 uint16_t port;
347 uint16_t model;
348};
349extern struct superio superio;
350#define SUPERIO_VENDOR_NONE 0x0
351#define SUPERIO_VENDOR_ITE 0x1
Uwe Hermann2cac6862009-05-16 22:05:42 +0000352struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000353struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
Uwe Hermann2cac6862009-05-16 22:05:42 +0000354struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
355struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
356 uint16_t card_vendor, uint16_t card_device);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000357#endif
Carl-Daniel Hailfinger3b7e75a2009-05-14 21:41:10 +0000358void get_io_perms(void);
Carl-Daniel Hailfingerdb41c592009-08-09 21:50:24 +0000359void release_io_perms(void);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000360#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000361void probe_superio(void);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000362int internal_init(void);
363int internal_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000364void internal_chip_writeb(uint8_t val, chipaddr addr);
365void internal_chip_writew(uint16_t val, chipaddr addr);
366void internal_chip_writel(uint32_t val, chipaddr addr);
367uint8_t internal_chip_readb(const chipaddr addr);
368uint16_t internal_chip_readw(const chipaddr addr);
369uint32_t internal_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000370void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000371#endif
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000372void mmio_writeb(uint8_t val, void *addr);
373void mmio_writew(uint16_t val, void *addr);
374void mmio_writel(uint32_t val, void *addr);
375uint8_t mmio_readb(void *addr);
376uint16_t mmio_readw(void *addr);
377uint32_t mmio_readl(void *addr);
Carl-Daniel Hailfingercc1802d2010-01-06 10:21:00 +0000378
379/* programmer.c */
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000380int noop_shutdown(void);
Uwe Hermannc6915932009-05-17 23:12:17 +0000381void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
382void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000383uint8_t noop_chip_readb(const chipaddr addr);
384void noop_chip_writeb(uint8_t val, chipaddr addr);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000385void fallback_chip_writew(uint16_t val, chipaddr addr);
386void fallback_chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000387void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000388uint16_t fallback_chip_readw(const chipaddr addr);
389uint32_t fallback_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000390void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000391
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000392/* dummyflasher.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000393#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000394int dummy_init(void);
395int dummy_shutdown(void);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +0000396void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
397void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000398void dummy_chip_writeb(uint8_t val, chipaddr addr);
399void dummy_chip_writew(uint16_t val, chipaddr addr);
400void dummy_chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000401void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000402uint8_t dummy_chip_readb(const chipaddr addr);
403uint16_t dummy_chip_readw(const chipaddr addr);
404uint32_t dummy_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000405void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000406int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +0000407 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000408#endif
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000409
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000410/* nic3com.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000411#if NIC3COM_SUPPORT == 1
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000412int nic3com_init(void);
413int nic3com_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000414void nic3com_chip_writeb(uint8_t val, chipaddr addr);
415uint8_t nic3com_chip_readb(const chipaddr addr);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000416extern struct pcidev_status nics_3com[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000417#endif
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000418
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000419/* gfxnvidia.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000420#if GFXNVIDIA_SUPPORT == 1
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000421int gfxnvidia_init(void);
422int gfxnvidia_shutdown(void);
423void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
424uint8_t gfxnvidia_chip_readb(const chipaddr addr);
425extern struct pcidev_status gfx_nvidia[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000426#endif
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000427
TURBO Jb0912c02009-09-02 23:00:46 +0000428/* drkaiser.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000429#if DRKAISER_SUPPORT == 1
TURBO Jb0912c02009-09-02 23:00:46 +0000430int drkaiser_init(void);
431int drkaiser_shutdown(void);
432void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
433uint8_t drkaiser_chip_readb(const chipaddr addr);
434extern struct pcidev_status drkaiser_pcidev[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000435#endif
TURBO Jb0912c02009-09-02 23:00:46 +0000436
Rudolf Marek68720c72009-05-17 19:39:27 +0000437/* satasii.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000438#if SATASII_SUPPORT == 1
Rudolf Marek68720c72009-05-17 19:39:27 +0000439int satasii_init(void);
440int satasii_shutdown(void);
Rudolf Marek68720c72009-05-17 19:39:27 +0000441void satasii_chip_writeb(uint8_t val, chipaddr addr);
442uint8_t satasii_chip_readb(const chipaddr addr);
443extern struct pcidev_status satas_sii[];
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000444#endif
Rudolf Marek68720c72009-05-17 19:39:27 +0000445
Paul Fox05dfbe62009-06-16 21:08:06 +0000446/* ft2232_spi.c */
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000447#define FTDI_FT2232H 0x6010
448#define FTDI_FT4232H 0x6011
Paul Fox05dfbe62009-06-16 21:08:06 +0000449int ft2232_spi_init(void);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000450int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
Paul Fox05dfbe62009-06-16 21:08:06 +0000451int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Paul Fox05dfbe62009-06-16 21:08:06 +0000452int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
453
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000454/* bitbang_spi.c */
Carl-Daniel Hailfinger3a4781e2009-10-01 14:51:25 +0000455extern int bitbang_spi_half_period;
456extern const struct bitbang_spi_master_entry bitbang_spi_master_table[];
Carl-Daniel Hailfinger547872b2009-09-28 13:15:16 +0000457int bitbang_spi_init(void);
458int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
459int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
460int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf);
461
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +0000462/* buspirate_spi.c */
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000463struct buspirate_spispeeds {
464 const char *name;
465 const int speed;
466};
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +0000467int buspirate_spi_init(void);
468int buspirate_spi_shutdown(void);
469int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
470int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
471
Uwe Hermann0846f892007-08-23 13:34:59 +0000472/* flashrom.c */
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000473extern enum chipbustype buses_supported;
474struct decode_sizes {
475 uint32_t parallel;
476 uint32_t lpc;
477 uint32_t fwh;
478 uint32_t spi;
479};
480extern struct decode_sizes max_rom_decode;
Carl-Daniel Hailfingeref58a9c2009-08-12 13:32:56 +0000481extern char *programmer_param;
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000482extern unsigned long flashbase;
Uwe Hermannad216bf2009-04-24 16:17:41 +0000483extern int verbose;
Carl-Daniel Hailfingera80cfbc2009-07-22 20:13:00 +0000484extern const char *flashrom_version;
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000485extern char *chip_to_probe;
Uwe Hermannad216bf2009-04-24 16:17:41 +0000486#define printf_debug(x...) { if (verbose) printf(x); }
Peter Stuge776d2022009-01-26 00:39:57 +0000487void map_flash_registers(struct flashchip *flash);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000488int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000489int erase_flash(struct flashchip *flash);
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000490struct flashchip *probe_flash(struct flashchip *first_flash, int force);
491int read_flash(struct flashchip *flash, char *filename);
492void check_chip_supported(struct flashchip *flash);
493int check_max_decode(enum chipbustype buses, uint32_t size);
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000494int min(int a, int b);
Carl-Daniel Hailfinger30f7cb22009-06-15 17:23:36 +0000495int max(int a, int b);
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000496char *extract_param(char **haystack, char *needle, char *delim);
Carl-Daniel Hailfinger30f7cb22009-06-15 17:23:36 +0000497int check_erased_range(struct flashchip *flash, int start, int len);
498int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
Uwe Hermannba290d12009-06-17 12:07:12 +0000499char *strcat_realloc(char *dest, const char *src);
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000500void print_version(void);
501int selfcheck(void);
Carl-Daniel Hailfinger552420b2009-12-24 02:15:55 +0000502int doit(struct flashchip *flash, int force, char *filename, int read_it, int write_it, int erase_it, int verify_it);
Uwe Hermannba290d12009-06-17 12:07:12 +0000503
504#define OK 0
505#define NT 1 /* Not tested */
Uwe Hermann0846f892007-08-23 13:34:59 +0000506
Sean Nelson51e97d72010-01-07 20:09:33 +0000507/* cli_output.c */
508int print(int type, const char *fmt, ...);
509#define MSG_ERROR 0
510#define MSG_INFO 1
511#define MSG_DEBUG 2
512#define MSG_BARF 3
513#define msg_gerr(x) print(MSG_ERROR, x) /* general errors */
514#define msg_perr(x) print(MSG_ERROR, x) /* programmer errors */
515#define msg_cerr(x) print(MSG_ERROR, x) /* chip errors */
516#define msg_ginfo(x) print(MSG_INFO, x) /* general info */
517#define msg_pinfo(x) print(MSG_INFO, x) /* programmer info */
518#define msg_cinfo(x) print(MSG_INFO, x) /* chip info */
519#define msg_gdbg(x) print(MSG_DEBUG, x) /* general debug */
520#define msg_pdbg(x) print(MSG_DEBUG, x) /* programmer debug */
521#define msg_cdbg(x) print(MSG_DEBUG, x) /* chip debug */
522#define msg_gspew(x) print(MSG_BARF, x) /* general debug barf */
523#define msg_pspew(x) print(MSG_BARF, x) /* programmer debug barf */
524#define msg_cspew(x) print(MSG_BARF, x) /* chip debug barf */
525
Carl-Daniel Hailfingera84835a2010-01-07 03:24:05 +0000526/* cli_classic.c */
527int cli_classic(int argc, char *argv[]);
528
Uwe Hermann0846f892007-08-23 13:34:59 +0000529/* layout.c */
Peter Stuge7ffbc6f2008-06-18 02:08:40 +0000530int show_id(uint8_t *bios, int size, int force);
Uwe Hermann0846f892007-08-23 13:34:59 +0000531int read_romlayout(char *name);
532int find_romentry(char *name);
Carl-Daniel Hailfingerf5fb51c2009-08-19 15:19:18 +0000533int handle_romentries(uint8_t *buffer, struct flashchip *flash);
Uwe Hermann0846f892007-08-23 13:34:59 +0000534
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000535/* spi.c */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000536enum spi_controller {
537 SPI_CONTROLLER_NONE,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000538#if INTERNAL_SUPPORT == 1
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000539 SPI_CONTROLLER_ICH7,
540 SPI_CONTROLLER_ICH9,
541 SPI_CONTROLLER_IT87XX,
542 SPI_CONTROLLER_SB600,
543 SPI_CONTROLLER_VIA,
544 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger66ef4e52009-12-13 22:28:00 +0000545#endif
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000546#if FT2232_SPI_SUPPORT == 1
Paul Fox05dfbe62009-06-16 21:08:06 +0000547 SPI_CONTROLLER_FT2232,
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000548#endif
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000549#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000550 SPI_CONTROLLER_DUMMY,
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000551#endif
Carl-Daniel Hailfinger5cca01f2009-11-24 00:20:03 +0000552#if BUSPIRATE_SPI_SUPPORT == 1
553 SPI_CONTROLLER_BUSPIRATE,
554#endif
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000555 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000556};
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000557extern const int spi_programmer_count;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000558struct spi_command {
559 unsigned int writecnt;
560 unsigned int readcnt;
561 const unsigned char *writearr;
562 unsigned char *readarr;
563};
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000564struct spi_programmer {
565 int (*command)(unsigned int writecnt, unsigned int readcnt,
566 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000567 int (*multicommand)(struct spi_command *cmds);
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000568
569 /* Optimized functions for this programmer */
570 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
571 int (*write_256)(struct flashchip *flash, uint8_t *buf);
572};
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000573
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000574extern enum spi_controller spi_controller;
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000575extern const struct spi_programmer spi_programmer[];
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000576extern void *spibar;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000577int spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000578 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000579int spi_send_multicommand(struct spi_command *cmds);
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000580int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
581 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000582int default_spi_send_multicommand(struct spi_command *cmds);
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +0000583uint32_t spi_get_valid_read_addr(void);
Mats Erik Andersson44e1a192008-09-26 13:19:02 +0000584
Dominik Geyerb46acba2008-05-16 12:55:55 +0000585/* ichspi.c */
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000586int ich_init_opcodes(void);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000587int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000588 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000589int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000590int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000591int ich_spi_send_multicommand(struct spi_command *cmds);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000592
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000593/* it87spi.c */
594extern uint16_t it8716f_flashport;
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000595void enter_conf_mode_ite(uint16_t port);
596void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000597struct superio probe_superio_ite(void);
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000598int it87spi_init(void);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000599int it87xx_probe_spi_flash(const char *name);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000600int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000601 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000602int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000603int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000604
Jason Wanga3f04be2008-11-28 21:36:51 +0000605/* sb600spi.c */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000606int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Jason Wanga3f04be2008-11-28 21:36:51 +0000607 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000608int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000609int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000610extern uint8_t *sb600_spibar;
Jason Wanga3f04be2008-11-28 21:36:51 +0000611
Peter Stugebf196e92009-01-26 03:08:45 +0000612/* wbsio_spi.c */
613int wbsio_check_for_spi(const char *name);
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000614int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000615 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000616int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000617int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
Peter Stugebf196e92009-01-26 03:08:45 +0000618
Urja Rannikko22915352009-06-23 11:33:43 +0000619/* serprog.c */
Urja Rannikko22915352009-06-23 11:33:43 +0000620int serprog_init(void);
621int serprog_shutdown(void);
622void serprog_chip_writeb(uint8_t val, chipaddr addr);
623uint8_t serprog_chip_readb(const chipaddr addr);
624void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
625void serprog_delay(int delay);
Carl-Daniel Hailfingere51ea102009-11-23 19:20:11 +0000626
627/* serial.c */
Patrick Georgie48654c2010-01-06 22:14:39 +0000628#if _WIN32
629typedef HANDLE fdtype;
630#else
631typedef int fdtype;
632#endif
633
Carl-Daniel Hailfingera4a9bfb2009-11-21 11:02:48 +0000634void sp_flush_incoming(void);
Patrick Georgie48654c2010-01-06 22:14:39 +0000635fdtype sp_openserport(char *dev, unsigned int baud);
Carl-Daniel Hailfingere51ea102009-11-23 19:20:11 +0000636void __attribute__((noreturn)) sp_die(char *msg);
Patrick Georgie48654c2010-01-06 22:14:39 +0000637extern fdtype sp_fd;
Carl-Daniel Hailfingerefa151e2010-01-06 16:09:10 +0000638int serialport_shutdown(void);
639int serialport_write(unsigned char *buf, unsigned int writecnt);
640int serialport_read(unsigned char *buf, unsigned int readcnt);
Uwe Hermann1432a602009-06-28 23:26:37 +0000641
Carl-Daniel Hailfinger5d5c0722009-12-14 03:32:24 +0000642#include "chipdrivers.h"
643
Ollie Lho761bf1b2004-03-20 16:46:10 +0000644#endif /* !__FLASH_H__ */