blob: 0e45f6e0cda849d16b66802ac421e90b30d14c2a [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
6 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Ollie Lho184a4042005-11-26 21:55:36 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000011 *
Uwe Hermannd1107642007-08-29 17:52:32 +000012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22/*
23 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000024 */
25
Lane Brooksd54958a2007-11-13 16:45:22 +000026#define _LARGEFILE64_SOURCE
27
Ollie Lhocbbf1252004-03-17 22:22:08 +000028#include <stdio.h>
29#include <pci/pci.h>
30#include <stdlib.h>
Lane Brooksd54958a2007-11-13 16:45:22 +000031#include <sys/types.h>
32#include <sys/stat.h>
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +000033#include <sys/mman.h>
Lane Brooksd54958a2007-11-13 16:45:22 +000034#include <fcntl.h>
35#include <unistd.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000036#include "flash.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000037
Uwe Hermann372eeb52007-12-04 21:49:06 +000038static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000039{
40 uint8_t tmp;
41
Uwe Hermann372eeb52007-12-04 21:49:06 +000042 /*
43 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
44 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
45 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000046 tmp = pci_read_byte(dev, 0x47);
47 tmp |= 0x46;
48 pci_write_byte(dev, 0x47, tmp);
49
50 return 0;
51}
52
Uwe Hermann372eeb52007-12-04 21:49:06 +000053static int enable_flash_sis630(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +000054{
Uwe Hermann372eeb52007-12-04 21:49:06 +000055 uint8_t b;
Ollie Lhocbbf1252004-03-17 22:22:08 +000056
Uwe Hermann372eeb52007-12-04 21:49:06 +000057 /* Enable 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
Alex Beregszaszic9fb5d92007-09-11 15:58:18 +000058 b = pci_read_byte(dev, 0x40);
59 pci_write_byte(dev, 0x40, b | 0xb);
Uwe Hermann372eeb52007-12-04 21:49:06 +000060
61 /* Flash write enable on SiS 540/630. */
Alex Beregszaszic9fb5d92007-09-11 15:58:18 +000062 b = pci_read_byte(dev, 0x45);
63 pci_write_byte(dev, 0x45, b | 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +000064
Uwe Hermann372eeb52007-12-04 21:49:06 +000065 /* The same thing on SiS 950 Super I/O side... */
66
67 /* First probe for Super I/O on config port 0x2e. */
Andriy Gapon65c1b862008-05-22 13:22:45 +000068 OUTB(0x87, 0x2e);
69 OUTB(0x01, 0x2e);
70 OUTB(0x55, 0x2e);
71 OUTB(0x55, 0x2e);
Ollie Lhocbbf1252004-03-17 22:22:08 +000072
Andriy Gapon65c1b862008-05-22 13:22:45 +000073 if (INB(0x2f) != 0x87) {
Uwe Hermann372eeb52007-12-04 21:49:06 +000074 /* If that failed, try config port 0x4e. */
Andriy Gapon65c1b862008-05-22 13:22:45 +000075 OUTB(0x87, 0x4e);
76 OUTB(0x01, 0x4e);
77 OUTB(0x55, 0x4e);
78 OUTB(0xaa, 0x4e);
79 if (INB(0x4f) != 0x87) {
Ollie Lhocbbf1252004-03-17 22:22:08 +000080 printf("Can not access SiS 950\n");
81 return -1;
82 }
Andriy Gapon65c1b862008-05-22 13:22:45 +000083 OUTB(0x24, 0x4e);
84 b = INB(0x4f) | 0xfc;
85 OUTB(0x24, 0x4e);
86 OUTB(b, 0x4f);
87 OUTB(0x02, 0x4e);
88 OUTB(0x02, 0x4f);
Ollie Lhocbbf1252004-03-17 22:22:08 +000089 }
90
Andriy Gapon65c1b862008-05-22 13:22:45 +000091 OUTB(0x24, 0x2e);
92 printf("2f is %#x\n", INB(0x2f));
93 b = INB(0x2f) | 0xfc;
94 OUTB(0x24, 0x2e);
95 OUTB(b, 0x2f);
Ollie Lhocbbf1252004-03-17 22:22:08 +000096
Andriy Gapon65c1b862008-05-22 13:22:45 +000097 OUTB(0x02, 0x2e);
98 OUTB(0x02, 0x2f);
Ollie Lhocbbf1252004-03-17 22:22:08 +000099
100 return 0;
101}
102
Uwe Hermann987942d2006-11-07 11:16:21 +0000103/* Datasheet:
104 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
105 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
106 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
107 * - Order Number: 290562-001
108 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000109static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000110{
111 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000112 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000113
114 old = pci_read_word(dev, xbcs);
115
116 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000117 * FFF00000-FFF7FFFF are forwarded to ISA).
118 * Set bit 7: Extended BIOS Enable (PCI master accesses to
119 * FFF80000-FFFDFFFF are forwarded to ISA).
120 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
121 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
122 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
123 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
124 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
125 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
126 */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000127 new = old | 0x2c4;
128
129 if (new == old)
130 return 0;
131
132 pci_write_word(dev, xbcs, new);
133
134 if (pci_read_word(dev, xbcs) != new) {
135 printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name);
136 return -1;
137 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000138
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000139 return 0;
140}
141
Uwe Hermann372eeb52007-12-04 21:49:06 +0000142/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000143 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
144 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000145 */
146static int enable_flash_ich(struct pci_dev *dev, const char *name,
147 int bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000148{
Ollie Lho184a4042005-11-26 21:55:36 +0000149 uint8_t old, new;
Stefan Reinauereb366472006-09-06 15:48:48 +0000150
Uwe Hermann372eeb52007-12-04 21:49:06 +0000151 /*
152 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000153 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000154 */
Stefan Reinauer86de2832006-03-31 11:26:55 +0000155 old = pci_read_byte(dev, bios_cntl);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000156
Uwe Hermann793bdcd2008-05-22 22:47:04 +0000157 printf_debug("\nBIOS Lock Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000158 (old & (1 << 1)) ? "en" : "dis");
159 printf_debug("BIOS Write Enable: %sabled, ",
160 (old & (1 << 0)) ? "en" : "dis");
161 printf_debug("BIOS_CNTL is 0x%x\n", old);
162
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000163 new = old | 1;
164
165 if (new == old)
166 return 0;
167
Stefan Reinauer86de2832006-03-31 11:26:55 +0000168 pci_write_byte(dev, bios_cntl, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000169
Stefan Reinauer86de2832006-03-31 11:26:55 +0000170 if (pci_read_byte(dev, bios_cntl) != new) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000171 printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000172 return -1;
173 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000174
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000175 return 0;
176}
177
Uwe Hermann372eeb52007-12-04 21:49:06 +0000178static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000179{
Stefan Reinauereb366472006-09-06 15:48:48 +0000180 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000181}
182
Uwe Hermann372eeb52007-12-04 21:49:06 +0000183static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000184{
Stefan Reinauereb366472006-09-06 15:48:48 +0000185 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000186}
187
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000188void *ich_spibar = NULL;
189
190static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name, unsigned long spibar)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000191{
192 uint8_t old, new, bbs;
193 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000194 void *rcrb;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000195
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000196 /* Read the Root Complex Base Address Register (RCBA) */
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000197 tmp = pci_read_long(dev, 0xf0);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000198 /* Calculate the Root Complex Register Block address */
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000199 tmp &= 0xffffc000;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000200 printf_debug("Root Complex Register Block address = 0x%x\n", tmp);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000201 rcrb = mmap(0, 0x4000, PROT_READ | PROT_WRITE, MAP_SHARED, fd_mem, (off_t)tmp);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000202 if (rcrb == MAP_FAILED) {
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000203 perror("Can't mmap memory using " MEM_DEV);
204 exit(1);
205 }
206 printf_debug("GCS address = 0x%x\n", tmp + 0x3410);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000207 gcs = *(volatile uint32_t *)(rcrb + 0x3410);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000208 printf_debug("GCS = 0x%x: ", gcs);
209 printf_debug("BIOS Interface Lock-Down: %sabled, ",
210 (gcs & 0x1) ? "en" : "dis");
211 bbs = (gcs >> 10) & 0x3;
212 printf_debug("BOOT BIOS Straps: 0x%x (%s)\n", bbs,
213 (bbs == 0x3) ? "LPC" : ((bbs == 0x2) ? "PCI" : "SPI"));
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000214
215 /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */
216 printf_debug("SPIBAR = 0x%lx\n", tmp + spibar);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000217 /* TODO: Dump the SPI config regs */
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000218 ich_spibar = rcrb + spibar;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000219
220 old = pci_read_byte(dev, 0xdc);
221 printf_debug("SPI Read Configuration: ");
222 new = (old >> 2) & 0x3;
223 switch (new) {
224 case 0:
225 case 1:
226 case 2:
227 printf_debug("prefetching %sabled, caching %sabled, ",
228 (new & 0x2) ? "en" : "dis", (new & 0x1) ? "dis" : "en");
229 break;
230 default:
231 printf_debug("invalid prefetching/caching settings, ");
232 break;
233 }
234 return enable_flash_ich_dc(dev, name);
235}
236
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000237static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000238{
239 return enable_flash_ich_dc_spi(dev, name, 0x3020);
240}
241
242int ich9_detected = 0;
243
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000244static int enable_flash_ich8(struct pci_dev *dev, const char *name)
245{
246 ich9_detected = 1;
247 return enable_flash_ich_dc_spi(dev, name, 0x3020);
248}
249
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000250static int enable_flash_ich9(struct pci_dev *dev, const char *name)
251{
252 ich9_detected = 1;
253 return enable_flash_ich_dc_spi(dev, name, 0x3800);
254}
255
Uwe Hermann372eeb52007-12-04 21:49:06 +0000256static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000257{
Ollie Lho184a4042005-11-26 21:55:36 +0000258 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000259
Bari Ari9477c4e2008-04-29 13:46:38 +0000260 /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF*/
261 pci_write_byte(dev, 0x41, 0x7f);
262
Uwe Hermannffec5f32007-08-23 16:08:21 +0000263 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000264 val = pci_read_byte(dev, 0x40);
265 val |= 0x10;
266 pci_write_byte(dev, 0x40, val);
267
268 if (pci_read_byte(dev, 0x40) != val) {
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000269 printf("\nWARNING: Failed to enable ROM Write on \"%s\"\n",
Uwe Hermanna7e05482007-05-09 10:17:44 +0000270 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000271 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000272 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000273
Uwe Hermanna7e05482007-05-09 10:17:44 +0000274 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000275}
276
Uwe Hermann372eeb52007-12-04 21:49:06 +0000277static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000278{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000279 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000280
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000281 #define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
282 #define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000283
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000284 #define LOWER_ROM_ADDRESS_RANGE (1 << 0)
285 #define ROM_WRITE_ENABLE (1 << 1)
286 #define UPPER_ROM_ADDRESS_RANGE (1 << 2)
287 #define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000288
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000289 /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and
290 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB.
291 * Make the configured ROM areas writable.
292 */
293 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
294 reg8 |= LOWER_ROM_ADDRESS_RANGE;
295 reg8 |= UPPER_ROM_ADDRESS_RANGE;
296 reg8 |= ROM_WRITE_ENABLE;
297 pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000298
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000299 /* Set positive decode on ROM. */
300 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
301 reg8 |= BIOS_ROM_POSITIVE_DECODE;
302 pci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000303
Ollie Lhocbbf1252004-03-17 22:22:08 +0000304 return 0;
305}
306
Mart Raudseppe1344da2008-02-08 10:10:57 +0000307/**
308 * Geode systems write protect the BIOS via RCONFs (cache settings similar
309 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22. Reading and
310 * writing to MSRs, however requires instructions rdmsr/wrmsr, which are
311 * ring0 privileged instructions so only the kernel can do the read/write.
312 * This function, therefore, requires that the msr kernel module be loaded
313 * to access these instructions from user space using device /dev/cpu/0/msr.
314 *
315 * This hard-coded location could have potential problems on SMP machines
316 * since it assumes cpu0, but it is safe on the Geode which is not SMP.
317 *
318 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
319 * To enable write to NOR Boot flash for the benefit of systems that have such
320 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
321 *
322 * This is probably not portable beyond Linux.
323 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000324static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000325{
Mart Raudseppe1344da2008-02-08 10:10:57 +0000326 #define MSR_RCONF_DEFAULT 0x1808
327 #define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000328
Lane Brooksd54958a2007-11-13 16:45:22 +0000329 int fd_msr;
330 unsigned char buf[8];
Lane Brooksd54958a2007-11-13 16:45:22 +0000331
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000332 fd_msr = open("/dev/cpu/0/msr", O_RDWR);
Lane Brooksd54958a2007-11-13 16:45:22 +0000333 if (!fd_msr) {
334 perror("open msr");
335 return -1;
336 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000337
338 if (lseek64(fd_msr, (off64_t) MSR_RCONF_DEFAULT, SEEK_SET) == -1) {
339 perror("lseek64");
Mart Raudsepp3697ac72008-02-11 14:32:45 +0000340 printf("Cannot operate on MSR. Did you run 'modprobe msr'?\n");
Mart Raudseppe1344da2008-02-08 10:10:57 +0000341 close(fd_msr);
342 return -1;
343 }
344
345 if (read(fd_msr, buf, 8) != 8) {
Mart Raudsepp3697ac72008-02-11 14:32:45 +0000346 perror("read msr");
Mart Raudseppe1344da2008-02-08 10:10:57 +0000347 close(fd_msr);
348 return -1;
349 }
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000350
Lane Brooksd54958a2007-11-13 16:45:22 +0000351 if (buf[7] != 0x22) {
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000352 buf[7] &= 0xfb;
Mart Raudseppe1344da2008-02-08 10:10:57 +0000353 if (lseek64(fd_msr, (off64_t) MSR_RCONF_DEFAULT, SEEK_SET) == -1) {
354 perror("lseek64");
355 close(fd_msr);
356 return -1;
357 }
358
Lane Brooksd54958a2007-11-13 16:45:22 +0000359 if (write(fd_msr, buf, 8) < 0) {
360 perror("msr write");
Mart Raudseppe1344da2008-02-08 10:10:57 +0000361 close(fd_msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000362 return -1;
363 }
Lane Brooksd54958a2007-11-13 16:45:22 +0000364 }
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000365
Mart Raudseppe1344da2008-02-08 10:10:57 +0000366 if (lseek64(fd_msr, (off64_t) MSR_NORF_CTL, SEEK_SET) == -1) {
367 perror("lseek64");
368 close(fd_msr);
369 return -1;
370 }
371
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000372 if (read(fd_msr, buf, 8) != 8) {
373 perror("read msr");
Mart Raudseppe1344da2008-02-08 10:10:57 +0000374 close(fd_msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000375 return -1;
376 }
377
378 /* Raise WE_CS3 bit. */
379 buf[0] |= 0x08;
380
Mart Raudseppe1344da2008-02-08 10:10:57 +0000381 if (lseek64(fd_msr, (off64_t) MSR_NORF_CTL, SEEK_SET) == -1) {
382 perror("lseek64");
383 close(fd_msr);
384 return -1;
385 }
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000386 if (write(fd_msr, buf, 8) < 0) {
387 perror("msr write");
Mart Raudseppe1344da2008-02-08 10:10:57 +0000388 close(fd_msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000389 return -1;
390 }
391
392 close(fd_msr);
393
Mart Raudseppe1344da2008-02-08 10:10:57 +0000394 #undef MSR_RCONF_DEFAULT
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000395 #undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000396 return 0;
397}
398
Uwe Hermann372eeb52007-12-04 21:49:06 +0000399static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000400{
Ollie Lho184a4042005-11-26 21:55:36 +0000401 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000402
Ollie Lhocbbf1252004-03-17 22:22:08 +0000403 pci_write_byte(dev, 0x52, 0xee);
404
405 new = pci_read_byte(dev, 0x52);
406
407 if (new != 0xee) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000408 printf("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000409 return -1;
410 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000411
Ollie Lhocbbf1252004-03-17 22:22:08 +0000412 return 0;
413}
414
Uwe Hermann372eeb52007-12-04 21:49:06 +0000415static int enable_flash_sis5595(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000416{
Ollie Lho184a4042005-11-26 21:55:36 +0000417 uint8_t new, newer;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000418
Ollie Lhocbbf1252004-03-17 22:22:08 +0000419 new = pci_read_byte(dev, 0x45);
420
Uwe Hermann372eeb52007-12-04 21:49:06 +0000421 new &= (~0x20); /* Clear bit 5. */
422 new |= 0x4; /* Set bit 2. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000423
424 pci_write_byte(dev, 0x45, new);
425
426 newer = pci_read_byte(dev, 0x45);
427 if (newer != new) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000428 printf("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000429 printf("Stuck at 0x%x\n", newer);
430 return -1;
431 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000432
Ollie Lhocbbf1252004-03-17 22:22:08 +0000433 return 0;
434}
435
Uwe Hermann372eeb52007-12-04 21:49:06 +0000436static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000437{
Ollie Lho184a4042005-11-26 21:55:36 +0000438 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000439
Uwe Hermann372eeb52007-12-04 21:49:06 +0000440 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000441 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000442 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000443 if (new != old) {
444 pci_write_byte(dev, 0x43, new);
445 if (pci_read_byte(dev, 0x43) != new) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000446 printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000447 }
448 }
449
Ollie Lho761bf1b2004-03-20 16:46:10 +0000450 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000451 new = old | 0x01;
452 if (new == old)
453 return 0;
454 pci_write_byte(dev, 0x40, new);
455
456 if (pci_read_byte(dev, 0x40) != new) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000457 printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000458 return -1;
459 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000460
Ollie Lhocbbf1252004-03-17 22:22:08 +0000461 return 0;
462}
463
Uwe Hermann372eeb52007-12-04 21:49:06 +0000464static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +0000465{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000466 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000467
Uwe Hermanna7e05482007-05-09 10:17:44 +0000468 old = pci_read_byte(dev, 0x88);
469 new = old | 0xc0;
470 if (new != old) {
471 pci_write_byte(dev, 0x88, new);
472 if (pci_read_byte(dev, 0x88) != new) {
473 printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name);
474 }
475 }
Yinghai Lu952dfce2005-07-06 17:13:46 +0000476
Uwe Hermanna7e05482007-05-09 10:17:44 +0000477 old = pci_read_byte(dev, 0x6d);
478 new = old | 0x01;
479 if (new == old)
480 return 0;
481 pci_write_byte(dev, 0x6d, new);
482
483 if (pci_read_byte(dev, 0x6d) != new) {
484 printf("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
485 return -1;
486 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000487
Uwe Hermanna7e05482007-05-09 10:17:44 +0000488 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000489}
490
Uwe Hermann372eeb52007-12-04 21:49:06 +0000491/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
492static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000493{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000494 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000495 struct pci_filter f;
496 struct pci_dev *smbusdev;
497
Uwe Hermann372eeb52007-12-04 21:49:06 +0000498 /* Look for the SMBus device. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000499 pci_filter_init((struct pci_access *)0, &f);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000500 f.vendor = 0x1002;
501 f.device = 0x4372;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000502
Stefan Reinauer86de2832006-03-31 11:26:55 +0000503 for (smbusdev = pacc->devices; smbusdev; smbusdev = smbusdev->next) {
504 if (pci_filter_match(&f, smbusdev)) {
505 break;
506 }
507 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000508
Uwe Hermanna7e05482007-05-09 10:17:44 +0000509 if (!smbusdev) {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000510 fprintf(stderr, "ERROR: SMBus device not found. Aborting.\n");
Stefan Reinauer86de2832006-03-31 11:26:55 +0000511 exit(1);
512 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000513
Uwe Hermann372eeb52007-12-04 21:49:06 +0000514 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000515 tmp = pci_read_byte(smbusdev, 0x79);
516 tmp |= 0x01;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000517 pci_write_byte(smbusdev, 0x79, tmp);
518
Uwe Hermann372eeb52007-12-04 21:49:06 +0000519 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000520 tmp = pci_read_byte(dev, 0x48);
521 tmp |= 0x21;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000522 pci_write_byte(dev, 0x48, tmp);
523
Uwe Hermann372eeb52007-12-04 21:49:06 +0000524 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000525 tmp = INB(0xc6f);
526 OUTB(tmp, 0xeb);
527 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000528 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000529 OUTB(tmp, 0xc6f);
530 OUTB(tmp, 0xeb);
531 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000532
533 return 0;
534}
535
Uwe Hermann372eeb52007-12-04 21:49:06 +0000536static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +0000537{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000538 uint8_t old, new, byte;
539 uint16_t word;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000540
Uwe Hermann372eeb52007-12-04 21:49:06 +0000541 /* Set the 0-16 MB enable bits. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000542 byte = pci_read_byte(dev, 0x88);
543 byte |= 0xff; /* 256K */
544 pci_write_byte(dev, 0x88, byte);
545 byte = pci_read_byte(dev, 0x8c);
546 byte |= 0xff; /* 1M */
547 pci_write_byte(dev, 0x8c, byte);
548 word = pci_read_word(dev, 0x90);
Carl-Daniel Hailfingerdca0ab12007-10-17 22:30:07 +0000549 word |= 0x7fff; /* 16M */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000550 pci_write_word(dev, 0x90, word);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000551
Uwe Hermanna7e05482007-05-09 10:17:44 +0000552 old = pci_read_byte(dev, 0x6d);
553 new = old | 0x01;
554 if (new == old)
555 return 0;
556 pci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +0000557
Uwe Hermanna7e05482007-05-09 10:17:44 +0000558 if (pci_read_byte(dev, 0x6d) != new) {
559 printf
560 ("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n",
561 0x6d, new, name);
562 return -1;
563 }
Yinghai Luca782972007-01-22 20:21:17 +0000564
565 return 0;
Yinghai Luca782972007-01-22 20:21:17 +0000566}
567
Uwe Hermann372eeb52007-12-04 21:49:06 +0000568static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000569{
Uwe Hermanne823ee02007-06-05 15:02:18 +0000570 uint8_t byte;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000571
Uwe Hermanne823ee02007-06-05 15:02:18 +0000572 /* Set the 4MB enable bit. */
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000573 byte = pci_read_byte(dev, 0x41);
574 byte |= 0x0e;
575 pci_write_byte(dev, 0x41, byte);
576
577 byte = pci_read_byte(dev, 0x43);
Uwe Hermannffec5f32007-08-23 16:08:21 +0000578 byte |= (1 << 4);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000579 pci_write_byte(dev, 0x43, byte);
580
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000581 return 0;
582}
583
Ollie Lhocbbf1252004-03-17 22:22:08 +0000584typedef struct penable {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000585 uint16_t vendor, device;
586 const char *name;
587 int (*doit) (struct pci_dev *dev, const char *name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000588} FLASH_ENABLE;
589
Uwe Hermann372eeb52007-12-04 21:49:06 +0000590static const FLASH_ENABLE enables[] = {
Uwe Hermanneac10162008-03-13 18:52:51 +0000591 {0x1039, 0x0630, "SiS630", enable_flash_sis630},
592 {0x8086, 0x7110, "Intel PIIX4/4E/4M", enable_flash_piix4},
593 {0x8086, 0x7198, "Intel 440MX", enable_flash_piix4},
594 {0x8086, 0x2410, "Intel ICH", enable_flash_ich_4e},
595 {0x8086, 0x2420, "Intel ICH0", enable_flash_ich_4e},
596 {0x8086, 0x2440, "Intel ICH2", enable_flash_ich_4e},
597 {0x8086, 0x244c, "Intel ICH2-M", enable_flash_ich_4e},
598 {0x8086, 0x2480, "Intel ICH3-S", enable_flash_ich_4e},
599 {0x8086, 0x248c, "Intel ICH3-M", enable_flash_ich_4e},
600 {0x8086, 0x24c0, "Intel ICH4/ICH4-L", enable_flash_ich_4e},
601 {0x8086, 0x24cc, "Intel ICH4-M", enable_flash_ich_4e},
602 {0x8086, 0x24d0, "Intel ICH5/ICH5R", enable_flash_ich_4e},
Claus Gindharta00e2a02008-05-14 12:22:38 +0000603 {0x8086, 0x25a1, "Intel 6300ESB", enable_flash_ich_4e},
Uwe Hermanneac10162008-03-13 18:52:51 +0000604 {0x8086, 0x2640, "Intel ICH6/ICH6R", enable_flash_ich_dc},
605 {0x8086, 0x2641, "Intel ICH6-M", enable_flash_ich_dc},
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000606 {0x8086, 0x27b0, "Intel ICH7DH", enable_flash_ich7},
607 {0x8086, 0x27b8, "Intel ICH7/ICH7R", enable_flash_ich7},
608 {0x8086, 0x27b9, "Intel ICH7M", enable_flash_ich7},
609 {0x8086, 0x27bd, "Intel ICH7MDH", enable_flash_ich7},
610 {0x8086, 0x2810, "Intel ICH8/ICH8R", enable_flash_ich8},
611 {0x8086, 0x2811, "Intel ICH8M-E", enable_flash_ich8},
612 {0x8086, 0x2812, "Intel ICH8DH", enable_flash_ich8},
613 {0x8086, 0x2814, "Intel ICH8DO", enable_flash_ich8},
614 {0x8086, 0x2815, "Intel ICH8M", enable_flash_ich8},
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000615 {0x8086, 0x2912, "Intel ICH9DH", enable_flash_ich9},
616 {0x8086, 0x2914, "Intel ICH9DO", enable_flash_ich9},
617 {0x8086, 0x2916, "Intel ICH9R", enable_flash_ich9},
618 {0x8086, 0x2917, "Intel ICH9M-E", enable_flash_ich9},
619 {0x8086, 0x2918, "Intel ICH9", enable_flash_ich9},
620 {0x8086, 0x2919, "Intel ICH9M", enable_flash_ich9},
Uwe Hermanneac10162008-03-13 18:52:51 +0000621 {0x1106, 0x8231, "VIA VT8231", enable_flash_vt823x},
622 {0x1106, 0x3177, "VIA VT8235", enable_flash_vt823x},
623 {0x1106, 0x3227, "VIA VT8237", enable_flash_vt823x},
624 {0x1106, 0x8324, "VIA CX700", enable_flash_vt823x},
625 {0x1106, 0x0686, "VIA VT82C686", enable_flash_amd8111},
626 {0x1078, 0x0100, "AMD CS5530(A)", enable_flash_cs5530},
627 {0x100b, 0x0510, "AMD SC1100", enable_flash_sc1100},
628 {0x1039, 0x0008, "SiS5595", enable_flash_sis5595},
629 {0x1022, 0x2080, "AMD CS5536", enable_flash_cs5536},
630 {0x1022, 0x7468, "AMD8111", enable_flash_amd8111},
631 {0x10B9, 0x1533, "ALi M1533", enable_flash_ali_m1533},
632 {0x10de, 0x0050, "NVIDIA CK804", enable_flash_ck804}, /* LPC */
633 {0x10de, 0x0051, "NVIDIA CK804", enable_flash_ck804}, /* Pro */
634 /* Slave, should not be here, to fix known bug for A01. */
635 {0x10de, 0x00d3, "NVIDIA CK804", enable_flash_ck804},
636 {0x10de, 0x0260, "NVIDIA MCP51", enable_flash_ck804},
637 {0x10de, 0x0261, "NVIDIA MCP51", enable_flash_ck804},
638 {0x10de, 0x0262, "NVIDIA MCP51", enable_flash_ck804},
639 {0x10de, 0x0263, "NVIDIA MCP51", enable_flash_ck804},
640 {0x10de, 0x0360, "NVIDIA MCP55", enable_flash_mcp55}, /* M57SLI*/
641 {0x10de, 0x0361, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */
642 {0x10de, 0x0362, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */
643 {0x10de, 0x0363, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */
644 {0x10de, 0x0364, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */
645 {0x10de, 0x0365, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */
646 {0x10de, 0x0366, "NVIDIA MCP55", enable_flash_mcp55}, /* LPC */
647 {0x10de, 0x0367, "NVIDIA MCP55", enable_flash_mcp55}, /* Pro */
648 {0x1002, 0x4377, "ATI SB400", enable_flash_sb400},
649 {0x1166, 0x0205, "Broadcom HT-1000", enable_flash_ht1000},
Ollie Lhocbbf1252004-03-17 22:22:08 +0000650};
Ollie Lho761bf1b2004-03-20 16:46:10 +0000651
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000652void print_supported_chipsets(void)
653{
654 int i;
655
656 printf("\nSupported chipsets:\n\n");
657
658 for (i = 0; i < ARRAY_SIZE(enables); i++)
659 printf("%s (%04x:%04x)\n", enables[i].name,
660 enables[i].vendor, enables[i].device);
661}
662
Uwe Hermanna7e05482007-05-09 10:17:44 +0000663int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000664{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000665 struct pci_dev *dev = 0;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000666 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000667 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000668
Uwe Hermann372eeb52007-12-04 21:49:06 +0000669 /* Now let's try to find the chipset we have... */
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000670 for (i = 0; i < ARRAY_SIZE(enables); i++) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000671 dev = pci_dev_find(enables[i].vendor, enables[i].device);
672 if (dev)
673 break;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000674 }
675
Uwe Hermanna7e05482007-05-09 10:17:44 +0000676 if (dev) {
Uwe Hermanna502dce2007-10-17 23:55:15 +0000677 printf("Found chipset \"%s\", enabling flash write... ",
Uwe Hermanna7e05482007-05-09 10:17:44 +0000678 enables[i].name);
679
680 ret = enables[i].doit(dev, enables[i].name);
681 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +0000682 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000683 else
Uwe Hermannac309342007-10-10 17:42:20 +0000684 printf("OK.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000685 }
686
687 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000688}