Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Andrew Morgan <ziltro@ziltro.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 15 | */ |
| 16 | |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 17 | #include <stdlib.h> |
| 18 | #include "flash.h" |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 19 | #include "programmer.h" |
Thomas Heijligen | a065520 | 2021-12-14 16:36:05 +0100 | [diff] [blame] | 20 | #include "hwaccess_x86_io.h" |
Thomas Heijligen | d96c97c | 2021-11-02 21:03:00 +0100 | [diff] [blame] | 21 | #include "platform/pci.h" |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 22 | |
| 23 | #define PCI_VENDOR_ID_NATSEMI 0x100b |
| 24 | |
| 25 | #define BOOT_ROM_ADDR 0x50 |
| 26 | #define BOOT_ROM_DATA 0x54 |
| 27 | |
Stefan Tauner | 0ccec8f | 2014-06-01 23:49:03 +0000 | [diff] [blame] | 28 | static uint32_t io_base_addr = 0; |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 29 | static const struct dev_entry nics_natsemi[] = { |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 30 | {0x100b, 0x0020, NT, "National Semiconductor", "DP83815/DP83816"}, |
| 31 | {0x100b, 0x0022, NT, "National Semiconductor", "DP83820"}, |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 32 | |
| 33 | {0}, |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 34 | }; |
| 35 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 36 | static void nicnatsemi_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 37 | chipaddr addr); |
| 38 | static uint8_t nicnatsemi_chip_readb(const struct flashctx *flash, |
| 39 | const chipaddr addr); |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 40 | static const struct par_master par_master_nicnatsemi = { |
Thomas Heijligen | 43040f2 | 2022-06-23 14:38:35 +0200 | [diff] [blame] | 41 | .chip_readb = nicnatsemi_chip_readb, |
| 42 | .chip_readw = fallback_chip_readw, |
| 43 | .chip_readl = fallback_chip_readl, |
| 44 | .chip_readn = fallback_chip_readn, |
| 45 | .chip_writeb = nicnatsemi_chip_writeb, |
| 46 | .chip_writew = fallback_chip_writew, |
| 47 | .chip_writel = fallback_chip_writel, |
| 48 | .chip_writen = fallback_chip_writen, |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 49 | }; |
| 50 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 51 | static int nicnatsemi_init(void) |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 52 | { |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 53 | struct pci_dev *dev = NULL; |
| 54 | |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 55 | if (rget_io_perms()) |
| 56 | return 1; |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 57 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 58 | dev = pcidev_init(nics_natsemi, PCI_BASE_ADDRESS_0); |
| 59 | if (!dev) |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 60 | return 1; |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 61 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 62 | io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0); |
Niklas Söderlund | 89edf36 | 2013-08-23 23:29:23 +0000 | [diff] [blame] | 63 | if (!io_base_addr) |
| 64 | return 1; |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 65 | |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 66 | /* The datasheet shows address lines MA0-MA16 in one place and MA0-MA15 |
| 67 | * in another. My NIC has MA16 connected to A16 on the boot ROM socket |
| 68 | * so I'm assuming it is accessible. If not then next line wants to be |
| 69 | * max_rom_decode.parallel = 65536; and the mask in the read/write |
| 70 | * functions below wants to be 0x0000FFFF. |
| 71 | */ |
| 72 | max_rom_decode.parallel = 131072; |
Anastasia Klimchuk | c1f2a47 | 2021-08-27 15:47:46 +1000 | [diff] [blame] | 73 | return register_par_master(&par_master_nicnatsemi, BUS_PARALLEL, NULL); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 74 | } |
| 75 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 76 | static void nicnatsemi_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 77 | chipaddr addr) |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 78 | { |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 79 | OUTL((uint32_t)addr & 0x0001FFFF, io_base_addr + BOOT_ROM_ADDR); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 80 | /* |
| 81 | * The datasheet requires 32 bit accesses to this register, but it seems |
| 82 | * that requirement might only apply if the register is memory mapped. |
David Borg | 243ec63 | 2010-08-08 17:04:21 +0000 | [diff] [blame] | 83 | * Bits 8-31 of this register are apparently don't care, and if this |
| 84 | * register is I/O port mapped, 8 bit accesses to the lowest byte of the |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 85 | * register seem to work fine. Due to that, we ignore the advice in the |
| 86 | * data sheet. |
| 87 | */ |
| 88 | OUTB(val, io_base_addr + BOOT_ROM_DATA); |
| 89 | } |
| 90 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 91 | static uint8_t nicnatsemi_chip_readb(const struct flashctx *flash, |
| 92 | const chipaddr addr) |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 93 | { |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 94 | OUTL(((uint32_t)addr & 0x0001FFFF), io_base_addr + BOOT_ROM_ADDR); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 95 | /* |
| 96 | * The datasheet requires 32 bit accesses to this register, but it seems |
| 97 | * that requirement might only apply if the register is memory mapped. |
David Borg | 243ec63 | 2010-08-08 17:04:21 +0000 | [diff] [blame] | 98 | * Bits 8-31 of this register are apparently don't care, and if this |
| 99 | * register is I/O port mapped, 8 bit accesses to the lowest byte of the |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 100 | * register seem to work fine. Due to that, we ignore the advice in the |
| 101 | * data sheet. |
| 102 | */ |
| 103 | return INB(io_base_addr + BOOT_ROM_DATA); |
| 104 | } |
| 105 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 106 | const struct programmer_entry programmer_nicnatsemi = { |
| 107 | .name = "nicnatsemi", |
| 108 | .type = PCI, |
| 109 | .devs.dev = nics_natsemi, |
| 110 | .init = nicnatsemi_init, |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 111 | }; |