Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Andrew Morgan <ziltro@ziltro.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #if defined(__i386__) || defined(__x86_64__) |
| 18 | |
| 19 | #include <stdlib.h> |
| 20 | #include "flash.h" |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 21 | #include "programmer.h" |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 22 | #include "hwaccess.h" |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 23 | |
| 24 | #define PCI_VENDOR_ID_NATSEMI 0x100b |
| 25 | |
| 26 | #define BOOT_ROM_ADDR 0x50 |
| 27 | #define BOOT_ROM_DATA 0x54 |
| 28 | |
Stefan Tauner | 0ccec8f | 2014-06-01 23:49:03 +0000 | [diff] [blame] | 29 | static uint32_t io_base_addr = 0; |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 30 | static const struct dev_entry nics_natsemi[] = { |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 31 | {0x100b, 0x0020, NT, "National Semiconductor", "DP83815/DP83816"}, |
| 32 | {0x100b, 0x0022, NT, "National Semiconductor", "DP83820"}, |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 33 | |
| 34 | {0}, |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 35 | }; |
| 36 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 37 | static void nicnatsemi_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 38 | chipaddr addr); |
| 39 | static uint8_t nicnatsemi_chip_readb(const struct flashctx *flash, |
| 40 | const chipaddr addr); |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 41 | static const struct par_master par_master_nicnatsemi = { |
Thomas Heijligen | 43040f2 | 2022-06-23 14:38:35 +0200 | [diff] [blame^] | 42 | .chip_readb = nicnatsemi_chip_readb, |
| 43 | .chip_readw = fallback_chip_readw, |
| 44 | .chip_readl = fallback_chip_readl, |
| 45 | .chip_readn = fallback_chip_readn, |
| 46 | .chip_writeb = nicnatsemi_chip_writeb, |
| 47 | .chip_writew = fallback_chip_writew, |
| 48 | .chip_writel = fallback_chip_writel, |
| 49 | .chip_writen = fallback_chip_writen, |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 50 | }; |
| 51 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 52 | static int nicnatsemi_init(void) |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 53 | { |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 54 | struct pci_dev *dev = NULL; |
| 55 | |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 56 | if (rget_io_perms()) |
| 57 | return 1; |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 58 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 59 | dev = pcidev_init(nics_natsemi, PCI_BASE_ADDRESS_0); |
| 60 | if (!dev) |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 61 | return 1; |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 62 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 63 | io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0); |
Niklas Söderlund | 89edf36 | 2013-08-23 23:29:23 +0000 | [diff] [blame] | 64 | if (!io_base_addr) |
| 65 | return 1; |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 66 | |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 67 | /* The datasheet shows address lines MA0-MA16 in one place and MA0-MA15 |
| 68 | * in another. My NIC has MA16 connected to A16 on the boot ROM socket |
| 69 | * so I'm assuming it is accessible. If not then next line wants to be |
| 70 | * max_rom_decode.parallel = 65536; and the mask in the read/write |
| 71 | * functions below wants to be 0x0000FFFF. |
| 72 | */ |
| 73 | max_rom_decode.parallel = 131072; |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 74 | register_par_master(&par_master_nicnatsemi, BUS_PARALLEL); |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 75 | |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 76 | return 0; |
| 77 | } |
| 78 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 79 | static void nicnatsemi_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 80 | chipaddr addr) |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 81 | { |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 82 | OUTL((uint32_t)addr & 0x0001FFFF, io_base_addr + BOOT_ROM_ADDR); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 83 | /* |
| 84 | * The datasheet requires 32 bit accesses to this register, but it seems |
| 85 | * that requirement might only apply if the register is memory mapped. |
David Borg | 243ec63 | 2010-08-08 17:04:21 +0000 | [diff] [blame] | 86 | * Bits 8-31 of this register are apparently don't care, and if this |
| 87 | * register is I/O port mapped, 8 bit accesses to the lowest byte of the |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 88 | * register seem to work fine. Due to that, we ignore the advice in the |
| 89 | * data sheet. |
| 90 | */ |
| 91 | OUTB(val, io_base_addr + BOOT_ROM_DATA); |
| 92 | } |
| 93 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 94 | static uint8_t nicnatsemi_chip_readb(const struct flashctx *flash, |
| 95 | const chipaddr addr) |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 96 | { |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 97 | OUTL(((uint32_t)addr & 0x0001FFFF), io_base_addr + BOOT_ROM_ADDR); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 98 | /* |
| 99 | * The datasheet requires 32 bit accesses to this register, but it seems |
| 100 | * that requirement might only apply if the register is memory mapped. |
David Borg | 243ec63 | 2010-08-08 17:04:21 +0000 | [diff] [blame] | 101 | * Bits 8-31 of this register are apparently don't care, and if this |
| 102 | * register is I/O port mapped, 8 bit accesses to the lowest byte of the |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 103 | * register seem to work fine. Due to that, we ignore the advice in the |
| 104 | * data sheet. |
| 105 | */ |
| 106 | return INB(io_base_addr + BOOT_ROM_DATA); |
| 107 | } |
| 108 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 109 | const struct programmer_entry programmer_nicnatsemi = { |
| 110 | .name = "nicnatsemi", |
| 111 | .type = PCI, |
| 112 | .devs.dev = nics_natsemi, |
| 113 | .init = nicnatsemi_init, |
| 114 | .map_flash_region = fallback_map, |
| 115 | .unmap_flash_region = fallback_unmap, |
| 116 | .delay = internal_delay, |
| 117 | }; |
| 118 | |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 119 | #else |
| 120 | #error PCI port I/O access is not supported on this architecture yet. |
| 121 | #endif |