blob: ecb189371ddeb48b611e00b98a96a62b9389a500 [file] [log] [blame]
Sean Nelson14ba6682010-02-26 05:48:29 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00004 * Copyright (C) 2007, 2008, 2009, 2010 Carl-Daniel Hailfinger
Sean Nelson14ba6682010-02-26 05:48:29 +00005 * Copyright (C) 2008 coresystems GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Sean Nelson14ba6682010-02-26 05:48:29 +000015 */
16
17/*
18 * Contains the common SPI chip driver functions
19 */
20
Nico Hubera3140d02017-10-15 11:20:58 +020021#include <stddef.h>
Sean Nelson14ba6682010-02-26 05:48:29 +000022#include <string.h>
Nico Hubera1672f82017-10-14 18:00:20 +020023#include <stdbool.h>
Sean Nelson14ba6682010-02-26 05:48:29 +000024#include "flash.h"
25#include "flashchips.h"
26#include "chipdrivers.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027#include "programmer.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000028#include "spi.h"
29
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000030static int spi_rdid(struct flashctx *flash, unsigned char *readarr, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000031{
Mathias Krausea60faab2011-01-17 07:50:42 +000032 static const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
Sean Nelson14ba6682010-02-26 05:48:29 +000033 int ret;
34 int i;
35
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000036 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000037 if (ret)
38 return ret;
Sean Nelsoned479d22010-03-24 23:14:32 +000039 msg_cspew("RDID returned");
Sean Nelson14ba6682010-02-26 05:48:29 +000040 for (i = 0; i < bytes; i++)
Sean Nelsoned479d22010-03-24 23:14:32 +000041 msg_cspew(" 0x%02x", readarr[i]);
42 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000043 return 0;
44}
45
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000046static int spi_rems(struct flashctx *flash, unsigned char *readarr)
Sean Nelson14ba6682010-02-26 05:48:29 +000047{
Nico Hubered098d62017-04-21 23:47:08 +020048 static const unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, };
Sean Nelson14ba6682010-02-26 05:48:29 +000049 int ret;
50
Nico Hubered098d62017-04-21 23:47:08 +020051 ret = spi_send_command(flash, sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000052 if (ret)
53 return ret;
Cristian Măgherușan-Stanciu9932c7b2011-07-07 19:56:58 +000054 msg_cspew("REMS returned 0x%02x 0x%02x. ", readarr[0], readarr[1]);
Sean Nelson14ba6682010-02-26 05:48:29 +000055 return 0;
56}
57
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000058static int spi_res(struct flashctx *flash, unsigned char *readarr, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000059{
Nico Hubered098d62017-04-21 23:47:08 +020060 static const unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, };
Sean Nelson14ba6682010-02-26 05:48:29 +000061 int ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000062 int i;
Sean Nelson14ba6682010-02-26 05:48:29 +000063
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000064 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000065 if (ret)
66 return ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000067 msg_cspew("RES returned");
68 for (i = 0; i < bytes; i++)
69 msg_cspew(" 0x%02x", readarr[i]);
70 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000071 return 0;
72}
73
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000074int spi_write_enable(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +000075{
Mathias Krausea60faab2011-01-17 07:50:42 +000076 static const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
Sean Nelson14ba6682010-02-26 05:48:29 +000077 int result;
78
79 /* Send WREN (Write Enable) */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000080 result = spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
Sean Nelson14ba6682010-02-26 05:48:29 +000081
82 if (result)
Sean Nelsoned479d22010-03-24 23:14:32 +000083 msg_cerr("%s failed\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +000084
85 return result;
86}
87
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000088int spi_write_disable(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +000089{
Mathias Krausea60faab2011-01-17 07:50:42 +000090 static const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
Sean Nelson14ba6682010-02-26 05:48:29 +000091
92 /* Send WRDI (Write Disable) */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000093 return spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
Sean Nelson14ba6682010-02-26 05:48:29 +000094}
95
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000096static int probe_spi_rdid_generic(struct flashctx *flash, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000097{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +000098 const struct flashchip *chip = flash->chip;
Sean Nelson14ba6682010-02-26 05:48:29 +000099 unsigned char readarr[4];
100 uint32_t id1;
101 uint32_t id2;
102
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000103 if (spi_rdid(flash, readarr, bytes)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000104 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000105 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000106
107 if (!oddparity(readarr[0]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000108 msg_cdbg("RDID byte 0 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000109
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000110 /* Check if this is a continuation vendor ID.
111 * FIXME: Handle continuation device IDs.
112 */
Sean Nelson14ba6682010-02-26 05:48:29 +0000113 if (readarr[0] == 0x7f) {
114 if (!oddparity(readarr[1]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000115 msg_cdbg("RDID byte 1 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000116 id1 = (readarr[0] << 8) | readarr[1];
117 id2 = readarr[2];
118 if (bytes > 3) {
119 id2 <<= 8;
120 id2 |= readarr[3];
121 }
122 } else {
123 id1 = readarr[0];
124 id2 = (readarr[1] << 8) | readarr[2];
125 }
126
Sean Nelsoned479d22010-03-24 23:14:32 +0000127 msg_cdbg("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000128
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000129 if (id1 == chip->manufacture_id && id2 == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000130 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000131
132 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000133 if (id1 == chip->manufacture_id && GENERIC_DEVICE_ID == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000134 return 1;
135
136 /* Test if there is any vendor ID. */
Urja Rannikko0a5f6e42015-06-22 23:59:15 +0000137 if (GENERIC_MANUF_ID == chip->manufacture_id && id1 != 0xff && id1 != 0x00)
Sean Nelson14ba6682010-02-26 05:48:29 +0000138 return 1;
139
140 return 0;
141}
142
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000143int probe_spi_rdid(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000144{
145 return probe_spi_rdid_generic(flash, 3);
146}
147
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000148int probe_spi_rdid4(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000149{
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000150 /* Some SPI controllers do not support commands with writecnt=1 and
151 * readcnt=4.
152 */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000153 switch (flash->mst->spi.type) {
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000154#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000155#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000156 case SPI_CONTROLLER_IT87XX:
Sean Nelson14ba6682010-02-26 05:48:29 +0000157 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000158 msg_cinfo("4 byte RDID not supported on this SPI controller\n");
159 return 0;
160 break;
Sean Nelson14ba6682010-02-26 05:48:29 +0000161#endif
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000162#endif
Sean Nelson14ba6682010-02-26 05:48:29 +0000163 default:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000164 return probe_spi_rdid_generic(flash, 4);
Sean Nelson14ba6682010-02-26 05:48:29 +0000165 }
166
167 return 0;
168}
169
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000170int probe_spi_rems(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000171{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000172 const struct flashchip *chip = flash->chip;
Sean Nelson14ba6682010-02-26 05:48:29 +0000173 unsigned char readarr[JEDEC_REMS_INSIZE];
174 uint32_t id1, id2;
175
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000176 if (spi_rems(flash, readarr)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000177 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000178 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000179
180 id1 = readarr[0];
181 id2 = readarr[1];
182
Sean Nelsoned479d22010-03-24 23:14:32 +0000183 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000184
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000185 if (id1 == chip->manufacture_id && id2 == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000186 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000187
188 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000189 if (id1 == chip->manufacture_id && GENERIC_DEVICE_ID == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000190 return 1;
191
192 /* Test if there is any vendor ID. */
Urja Rannikko0a5f6e42015-06-22 23:59:15 +0000193 if (GENERIC_MANUF_ID == chip->manufacture_id && id1 != 0xff && id1 != 0x00)
Sean Nelson14ba6682010-02-26 05:48:29 +0000194 return 1;
195
196 return 0;
197}
198
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000199int probe_spi_res1(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000200{
Mathias Krausea60faab2011-01-17 07:50:42 +0000201 static const unsigned char allff[] = {0xff, 0xff, 0xff};
202 static const unsigned char all00[] = {0x00, 0x00, 0x00};
Sean Nelson14ba6682010-02-26 05:48:29 +0000203 unsigned char readarr[3];
204 uint32_t id2;
Sean Nelson14ba6682010-02-26 05:48:29 +0000205
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000206 /* We only want one-byte RES if RDID and REMS are unusable. */
207
Sean Nelson14ba6682010-02-26 05:48:29 +0000208 /* Check if RDID is usable and does not return 0xff 0xff 0xff or
209 * 0x00 0x00 0x00. In that case, RES is pointless.
210 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000211 if (!spi_rdid(flash, readarr, 3) && memcmp(readarr, allff, 3) &&
Sean Nelson14ba6682010-02-26 05:48:29 +0000212 memcmp(readarr, all00, 3)) {
213 msg_cdbg("Ignoring RES in favour of RDID.\n");
214 return 0;
215 }
216 /* Check if REMS is usable and does not return 0xff 0xff or
217 * 0x00 0x00. In that case, RES is pointless.
218 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000219 if (!spi_rems(flash, readarr) &&
220 memcmp(readarr, allff, JEDEC_REMS_INSIZE) &&
Sean Nelson14ba6682010-02-26 05:48:29 +0000221 memcmp(readarr, all00, JEDEC_REMS_INSIZE)) {
222 msg_cdbg("Ignoring RES in favour of REMS.\n");
223 return 0;
224 }
225
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000226 if (spi_res(flash, readarr, 1)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000227 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000228 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000229
Sean Nelson14ba6682010-02-26 05:48:29 +0000230 id2 = readarr[0];
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000231
Sean Nelsoned479d22010-03-24 23:14:32 +0000232 msg_cdbg("%s: id 0x%x\n", __func__, id2);
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000233
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000234 if (id2 != flash->chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000235 return 0;
236
Sean Nelson14ba6682010-02-26 05:48:29 +0000237 return 1;
238}
239
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000240int probe_spi_res2(struct flashctx *flash)
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000241{
242 unsigned char readarr[2];
243 uint32_t id1, id2;
244
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000245 if (spi_res(flash, readarr, 2)) {
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000246 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000247 }
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000248
249 id1 = readarr[0];
250 id2 = readarr[1];
251
252 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
253
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000254 if (id1 != flash->chip->manufacture_id || id2 != flash->chip->model_id)
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000255 return 0;
256
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000257 return 1;
258}
259
Stefan Tauner3f5e35d2013-04-19 01:58:33 +0000260int probe_spi_res3(struct flashctx *flash)
261{
262 unsigned char readarr[3];
263 uint32_t id1, id2;
264
265 if (spi_res(flash, readarr, 3)) {
266 return 0;
267 }
268
269 id1 = (readarr[0] << 8) | readarr[1];
270 id2 = readarr[2];
271
272 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
273
274 if (id1 != flash->chip->manufacture_id || id2 != flash->chip->model_id)
275 return 0;
276
277 return 1;
278}
279
Stefan Tauner57794ac2012-12-29 15:04:20 +0000280/* Only used for some Atmel chips. */
281int probe_spi_at25f(struct flashctx *flash)
282{
283 static const unsigned char cmd[AT25F_RDID_OUTSIZE] = { AT25F_RDID };
284 unsigned char readarr[AT25F_RDID_INSIZE];
285 uint32_t id1;
286 uint32_t id2;
287
288 if (spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr))
289 return 0;
290
291 id1 = readarr[0];
292 id2 = readarr[1];
293
294 msg_cdbg("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
295
296 if (id1 == flash->chip->manufacture_id && id2 == flash->chip->model_id)
297 return 1;
298
299 return 0;
300}
301
Nico Huber0ecbacb2017-10-14 16:50:43 +0200302static int spi_poll_wip(struct flashctx *const flash, const unsigned int poll_delay)
303{
304 /* FIXME: We can't tell if spi_read_status_register() failed. */
305 /* FIXME: We don't time out. */
306 while (spi_read_status_register(flash) & SPI_SR_WIP)
307 programmer_delay(poll_delay);
308 /* FIXME: Check the status register for errors. */
309 return 0;
310}
311
Nico Hubera3140d02017-10-15 11:20:58 +0200312/**
313 * Execute WREN plus another one byte `op`, optionally poll WIP afterwards.
314 *
315 * @param flash the flash chip's context
316 * @param op the operation to execute
317 * @param poll_delay interval in us for polling WIP, don't poll if zero
318 * @return 0 on success, non-zero otherwise
319 */
320static int spi_simple_write_cmd(struct flashctx *const flash, const uint8_t op, const unsigned int poll_delay)
Sean Nelson14ba6682010-02-26 05:48:29 +0000321{
Sean Nelson14ba6682010-02-26 05:48:29 +0000322 struct spi_command cmds[] = {
323 {
Richard Hughesdf490582018-12-19 11:57:15 +0000324 .readarr = 0,
Nico Hubera3140d02017-10-15 11:20:58 +0200325 .writecnt = 1,
326 .writearr = (const unsigned char[]){ JEDEC_WREN },
Sean Nelson14ba6682010-02-26 05:48:29 +0000327 }, {
Richard Hughesdf490582018-12-19 11:57:15 +0000328 .readarr = 0,
Nico Hubera3140d02017-10-15 11:20:58 +0200329 .writecnt = 1,
330 .writearr = (const unsigned char[]){ op },
331 },
332 NULL_SPI_CMD,
333 };
334
335 const int result = spi_send_multicommand(flash, cmds);
336 if (result)
337 msg_cerr("%s failed during command execution\n", __func__);
338
Nico Huber0ecbacb2017-10-14 16:50:43 +0200339 const int status = poll_delay ? spi_poll_wip(flash, poll_delay) : 0;
Nico Hubera3140d02017-10-15 11:20:58 +0200340
Nico Huber0ecbacb2017-10-14 16:50:43 +0200341 return result ? result : status;
342}
343
Nico Huber7e3c81a2017-10-14 18:56:50 +0200344static int spi_write_extended_address_register(struct flashctx *const flash, const uint8_t regdata)
345{
Nico Huber57dbd642018-03-13 18:01:05 +0100346 const uint8_t op = flash->chip->wrea_override ? : JEDEC_WRITE_EXT_ADDR_REG;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200347 struct spi_command cmds[] = {
348 {
Richard Hughesdf490582018-12-19 11:57:15 +0000349 .readarr = 0,
Nico Huber7e3c81a2017-10-14 18:56:50 +0200350 .writecnt = 1,
351 .writearr = (const unsigned char[]){ JEDEC_WREN },
352 }, {
Richard Hughesdf490582018-12-19 11:57:15 +0000353 .readarr = 0,
Nico Huber7e3c81a2017-10-14 18:56:50 +0200354 .writecnt = 2,
Nico Huber57dbd642018-03-13 18:01:05 +0100355 .writearr = (const unsigned char[]){ op, regdata },
Nico Huber7e3c81a2017-10-14 18:56:50 +0200356 },
357 NULL_SPI_CMD,
358 };
359
360 const int result = spi_send_multicommand(flash, cmds);
361 if (result)
362 msg_cerr("%s failed during command execution\n", __func__);
363 return result;
364}
365
Nico Huber7eb38aa2019-03-21 15:42:54 +0100366int spi_set_extended_address(struct flashctx *const flash, const uint8_t addr_high)
Nico Huberf43c6542017-10-14 17:47:28 +0200367{
368 if (flash->address_high_byte != addr_high &&
369 spi_write_extended_address_register(flash, addr_high))
370 return -1;
371 flash->address_high_byte = addr_high;
372 return 0;
373}
374
Nico Hubera1672f82017-10-14 18:00:20 +0200375static int spi_prepare_address(struct flashctx *const flash, uint8_t cmd_buf[],
376 const bool native_4ba, const unsigned int addr)
Nico Huber0ecbacb2017-10-14 16:50:43 +0200377{
Nico Hubera1672f82017-10-14 18:00:20 +0200378 if (native_4ba || flash->in_4ba_mode) {
Nico Huber1cf407b2017-11-10 20:18:23 +0100379 if (!spi_master_4ba(flash)) {
380 msg_cwarn("4-byte address requested but master can't handle 4-byte addresses.\n");
381 return -1;
382 }
Nico Huberf43c6542017-10-14 17:47:28 +0200383 cmd_buf[1] = (addr >> 24) & 0xff;
384 cmd_buf[2] = (addr >> 16) & 0xff;
385 cmd_buf[3] = (addr >> 8) & 0xff;
386 cmd_buf[4] = (addr >> 0) & 0xff;
387 return 4;
388 } else {
389 if (flash->chip->feature_bits & FEATURE_4BA_EXT_ADDR) {
390 if (spi_set_extended_address(flash, addr >> 24))
391 return -1;
Nico Huber1cf407b2017-11-10 20:18:23 +0100392 } else if (addr >> 24) {
393 msg_cerr("Can't handle 4-byte address for opcode '0x%02x'\n"
394 "with this chip/programmer combination.\n", cmd_buf[0]);
395 return -1;
Nico Huberf43c6542017-10-14 17:47:28 +0200396 }
397 cmd_buf[1] = (addr >> 16) & 0xff;
398 cmd_buf[2] = (addr >> 8) & 0xff;
399 cmd_buf[3] = (addr >> 0) & 0xff;
400 return 3;
401 }
Nico Huber0ecbacb2017-10-14 16:50:43 +0200402}
403
404/**
405 * Execute WREN plus another `op` that takes an address and
406 * optional data, poll WIP afterwards.
407 *
408 * @param flash the flash chip's context
409 * @param op the operation to execute
Nico Hubera1672f82017-10-14 18:00:20 +0200410 * @param native_4ba whether `op` always takes a 4-byte address
Nico Huber0ecbacb2017-10-14 16:50:43 +0200411 * @param addr the address parameter to `op`
412 * @param out_bytes bytes to send after the address,
413 * may be NULL if and only if `out_bytes` is 0
414 * @param out_bytes number of bytes to send, 256 at most, may be zero
415 * @param poll_delay interval in us for polling WIP
416 * @return 0 on success, non-zero otherwise
417 */
Nico Hubera1672f82017-10-14 18:00:20 +0200418static int spi_write_cmd(struct flashctx *const flash, const uint8_t op,
419 const bool native_4ba, const unsigned int addr,
Nico Huber0ecbacb2017-10-14 16:50:43 +0200420 const uint8_t *const out_bytes, const size_t out_len,
421 const unsigned int poll_delay)
422{
423 uint8_t cmd[1 + JEDEC_MAX_ADDR_LEN + 256];
424 struct spi_command cmds[] = {
425 {
Richard Hughesdf490582018-12-19 11:57:15 +0000426 .readarr = 0,
Nico Huber0ecbacb2017-10-14 16:50:43 +0200427 .writecnt = 1,
428 .writearr = (const unsigned char[]){ JEDEC_WREN },
429 }, {
Richard Hughesdf490582018-12-19 11:57:15 +0000430 .readarr = 0,
Nico Huber0ecbacb2017-10-14 16:50:43 +0200431 .writearr = cmd,
432 },
433 NULL_SPI_CMD,
434 };
435
436 cmd[0] = op;
Nico Hubera1672f82017-10-14 18:00:20 +0200437 const int addr_len = spi_prepare_address(flash, cmd, native_4ba, addr);
Nico Huber0ecbacb2017-10-14 16:50:43 +0200438 if (addr_len < 0)
439 return 1;
440
441 if (1 + addr_len + out_len > sizeof(cmd)) {
442 msg_cerr("%s called for too long a write\n", __func__);
443 return 1;
444 }
445
446 memcpy(cmd + 1 + addr_len, out_bytes, out_len);
447 cmds[1].writecnt = 1 + addr_len + out_len;
448
449 const int result = spi_send_multicommand(flash, cmds);
450 if (result)
451 msg_cerr("%s failed during command execution at address 0x%x\n", __func__, addr);
452
453 const int status = spi_poll_wip(flash, poll_delay);
454
455 return result ? result : status;
Nico Hubera3140d02017-10-15 11:20:58 +0200456}
457
Jacob Garberbeeb8bc2019-06-21 15:24:17 -0600458static int spi_chip_erase_60(struct flashctx *flash)
Nico Hubera3140d02017-10-15 11:20:58 +0200459{
460 /* This usually takes 1-85s, so wait in 1s steps. */
461 return spi_simple_write_cmd(flash, 0x60, 1000 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000462}
463
Jacob Garberbeeb8bc2019-06-21 15:24:17 -0600464static int spi_chip_erase_62(struct flashctx *flash)
Stefan Tauner3c0fcd02012-09-21 12:46:56 +0000465{
Nico Hubera3140d02017-10-15 11:20:58 +0200466 /* This usually takes 2-5s, so wait in 100ms steps. */
467 return spi_simple_write_cmd(flash, 0x62, 100 * 1000);
Stefan Tauner3c0fcd02012-09-21 12:46:56 +0000468}
469
Jacob Garberbeeb8bc2019-06-21 15:24:17 -0600470static int spi_chip_erase_c7(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000471{
Nico Hubera3140d02017-10-15 11:20:58 +0200472 /* This usually takes 1-85s, so wait in 1s steps. */
473 return spi_simple_write_cmd(flash, 0xc7, 1000 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000474}
475
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000476int spi_block_erase_52(struct flashctx *flash, unsigned int addr,
477 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000478{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200479 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200480 return spi_write_cmd(flash, 0x52, false, addr, NULL, 0, 100 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000481}
482
483/* Block size is usually
Nikolay Nikolaev6f59b0b2013-06-28 21:29:51 +0000484 * 32M (one die) for Micron
485 */
486int spi_block_erase_c4(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
487{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200488 /* This usually takes 240-480s, so wait in 500ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200489 return spi_write_cmd(flash, 0xc4, false, addr, NULL, 0, 500 * 1000);
Nikolay Nikolaev6f59b0b2013-06-28 21:29:51 +0000490}
491
492/* Block size is usually
Sean Nelson14ba6682010-02-26 05:48:29 +0000493 * 64k for Macronix
494 * 32k for SST
495 * 4-32k non-uniform for EON
496 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000497int spi_block_erase_d8(struct flashctx *flash, unsigned int addr,
498 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000499{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200500 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200501 return spi_write_cmd(flash, 0xd8, false, addr, NULL, 0, 100 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000502}
503
504/* Block size is usually
505 * 4k for PMC
506 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000507int spi_block_erase_d7(struct flashctx *flash, unsigned int addr,
508 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000509{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200510 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200511 return spi_write_cmd(flash, 0xd7, false, addr, NULL, 0, 100 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000512}
513
Nikolay Nikolaev579f1e02013-06-28 21:28:37 +0000514/* Page erase (usually 256B blocks) */
515int spi_block_erase_db(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
516{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200517 /* This takes up to 20ms usually (on worn out devices
518 up to the 0.5s range), so wait in 1ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200519 return spi_write_cmd(flash, 0xdb, false, addr, NULL, 0, 1 * 1000);
Nikolay Nikolaev579f1e02013-06-28 21:28:37 +0000520}
521
Sean Nelson14ba6682010-02-26 05:48:29 +0000522/* Sector size is usually 4k, though Macronix eliteflash has 64k */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000523int spi_block_erase_20(struct flashctx *flash, unsigned int addr,
524 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000525{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200526 /* This usually takes 15-800ms, so wait in 10ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200527 return spi_write_cmd(flash, 0x20, false, addr, NULL, 0, 10 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000528}
529
Stefan Tauner94b39b42012-10-27 00:06:02 +0000530int spi_block_erase_50(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
531{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200532 /* This usually takes 10ms, so wait in 1ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200533 return spi_write_cmd(flash, 0x50, false, addr, NULL, 0, 1 * 1000);
Stefan Tauner94b39b42012-10-27 00:06:02 +0000534}
535
536int spi_block_erase_81(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
537{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200538 /* This usually takes 8ms, so wait in 1ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200539 return spi_write_cmd(flash, 0x81, false, addr, NULL, 0, 1 * 1000);
Stefan Tauner94b39b42012-10-27 00:06:02 +0000540}
541
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000542int spi_block_erase_60(struct flashctx *flash, unsigned int addr,
543 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000544{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000545 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000546 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000547 __func__);
548 return -1;
549 }
550 return spi_chip_erase_60(flash);
551}
552
Stefan Tauner3c0fcd02012-09-21 12:46:56 +0000553int spi_block_erase_62(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
554{
555 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
556 msg_cerr("%s called with incorrect arguments\n",
557 __func__);
558 return -1;
559 }
560 return spi_chip_erase_62(flash);
561}
562
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000563int spi_block_erase_c7(struct flashctx *flash, unsigned int addr,
564 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000565{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000566 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000567 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000568 __func__);
569 return -1;
570 }
571 return spi_chip_erase_c7(flash);
572}
573
Nico Huber7e3c81a2017-10-14 18:56:50 +0200574/* Erase 4 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes) */
575int spi_block_erase_21(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
576{
577 /* This usually takes 15-800ms, so wait in 10ms steps. */
578 return spi_write_cmd(flash, 0x21, true, addr, NULL, 0, 10 * 1000);
579}
580
581/* Erase 32 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes) */
582int spi_block_erase_5c(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
583{
584 /* This usually takes 100-4000ms, so wait in 100ms steps. */
585 return spi_write_cmd(flash, 0x5c, true, addr, NULL, 0, 100 * 1000);
586}
587
588/* Erase 64 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes) */
589int spi_block_erase_dc(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
590{
591 /* This usually takes 100-4000ms, so wait in 100ms steps. */
592 return spi_write_cmd(flash, 0xdc, true, addr, NULL, 0, 100 * 1000);
593}
594
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000595erasefunc_t *spi_get_erasefn_from_opcode(uint8_t opcode)
596{
597 switch(opcode){
598 case 0xff:
599 case 0x00:
600 /* Not specified, assuming "not supported". */
601 return NULL;
602 case 0x20:
603 return &spi_block_erase_20;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200604 case 0x21:
605 return &spi_block_erase_21;
Stefan Tauner730e7e72013-05-01 14:04:19 +0000606 case 0x50:
607 return &spi_block_erase_50;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000608 case 0x52:
609 return &spi_block_erase_52;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200610 case 0x5c:
611 return &spi_block_erase_5c;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000612 case 0x60:
613 return &spi_block_erase_60;
Stefan Tauner730e7e72013-05-01 14:04:19 +0000614 case 0x62:
615 return &spi_block_erase_62;
616 case 0x81:
617 return &spi_block_erase_81;
Nikolay Nikolaev6f59b0b2013-06-28 21:29:51 +0000618 case 0xc4:
619 return &spi_block_erase_c4;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000620 case 0xc7:
621 return &spi_block_erase_c7;
622 case 0xd7:
623 return &spi_block_erase_d7;
624 case 0xd8:
625 return &spi_block_erase_d8;
Nikolay Nikolaev579f1e02013-06-28 21:28:37 +0000626 case 0xdb:
627 return &spi_block_erase_db;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200628 case 0xdc:
629 return &spi_block_erase_dc;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000630 default:
631 msg_cinfo("%s: unknown erase opcode (0x%02x). Please report "
632 "this at flashrom@flashrom.org\n", __func__, opcode);
633 return NULL;
634 }
635}
636
Nico Huber0ecbacb2017-10-14 16:50:43 +0200637static int spi_nbyte_program(struct flashctx *flash, unsigned int addr, const uint8_t *bytes, unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000638{
Nico Huber1cf407b2017-11-10 20:18:23 +0100639 const bool native_4ba = flash->chip->feature_bits & FEATURE_4BA_WRITE && spi_master_4ba(flash);
Nico Hubera1672f82017-10-14 18:00:20 +0200640 const uint8_t op = native_4ba ? JEDEC_BYTE_PROGRAM_4BA : JEDEC_BYTE_PROGRAM;
641 return spi_write_cmd(flash, op, native_4ba, addr, bytes, len, 10);
Sean Nelson14ba6682010-02-26 05:48:29 +0000642}
643
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000644int spi_nbyte_read(struct flashctx *flash, unsigned int address, uint8_t *bytes,
645 unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000646{
Nico Huber1cf407b2017-11-10 20:18:23 +0100647 const bool native_4ba = flash->chip->feature_bits & FEATURE_4BA_READ && spi_master_4ba(flash);
Nico Hubera1672f82017-10-14 18:00:20 +0200648 uint8_t cmd[1 + JEDEC_MAX_ADDR_LEN] = { native_4ba ? JEDEC_READ_4BA : JEDEC_READ, };
Nico Huber0ecbacb2017-10-14 16:50:43 +0200649
Nico Hubera1672f82017-10-14 18:00:20 +0200650 const int addr_len = spi_prepare_address(flash, cmd, native_4ba, address);
Nico Huber0ecbacb2017-10-14 16:50:43 +0200651 if (addr_len < 0)
652 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000653
654 /* Send Read */
Nico Huber0ecbacb2017-10-14 16:50:43 +0200655 return spi_send_command(flash, 1 + addr_len, len, cmd, bytes);
Sean Nelson14ba6682010-02-26 05:48:29 +0000656}
657
658/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000659 * Read a part of the flash chip.
Nico Huberd8b2e802019-06-18 23:39:56 +0200660 * Data is read in chunks with a maximum size of chunksize.
Sean Nelson14ba6682010-02-26 05:48:29 +0000661 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000662int spi_read_chunked(struct flashctx *flash, uint8_t *buf, unsigned int start,
663 unsigned int len, unsigned int chunksize)
Sean Nelson14ba6682010-02-26 05:48:29 +0000664{
Nico Huberd8b2e802019-06-18 23:39:56 +0200665 int ret;
666 size_t to_read;
667 for (; len; len -= to_read, buf += to_read, start += to_read) {
668 to_read = min(chunksize, len);
669 ret = spi_nbyte_read(flash, start, buf, to_read);
670 if (ret)
671 return ret;
Sean Nelson14ba6682010-02-26 05:48:29 +0000672 }
Nico Huberd8b2e802019-06-18 23:39:56 +0200673 return 0;
Sean Nelson14ba6682010-02-26 05:48:29 +0000674}
675
676/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000677 * Write a part of the flash chip.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000678 * FIXME: Use the chunk code from Michael Karcher instead.
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000679 * Each page is written separately in chunks with a maximum size of chunksize.
680 */
Mark Marshallf20b7be2014-05-09 21:16:21 +0000681int spi_write_chunked(struct flashctx *flash, const uint8_t *buf, unsigned int start,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000682 unsigned int len, unsigned int chunksize)
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000683{
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000684 unsigned int i, j, starthere, lenhere, towrite;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000685 /* FIXME: page_size is the wrong variable. We need max_writechunk_size
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000686 * in struct flashctx to do this properly. All chips using
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000687 * spi_chip_write_256 have page_size set to max_writechunk_size, so
688 * we're OK for now.
689 */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000690 unsigned int page_size = flash->chip->page_size;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000691
692 /* Warning: This loop has a very unusual condition and body.
693 * The loop needs to go through each page with at least one affected
694 * byte. The lowest page number is (start / page_size) since that
695 * division rounds down. The highest page number we want is the page
696 * where the last byte of the range lives. That last byte has the
697 * address (start + len - 1), thus the highest page number is
698 * (start + len - 1) / page_size. Since we want to include that last
699 * page as well, the loop condition uses <=.
700 */
701 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
702 /* Byte position of the first byte in the range in this page. */
703 /* starthere is an offset to the base address of the chip. */
704 starthere = max(start, i * page_size);
705 /* Length of bytes in the range in this page. */
706 lenhere = min(start + len, (i + 1) * page_size) - starthere;
707 for (j = 0; j < lenhere; j += chunksize) {
Nico Huber7a077222017-10-14 18:18:30 +0200708 int rc;
709
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000710 towrite = min(chunksize, lenhere - j);
Nico Huber7a077222017-10-14 18:18:30 +0200711 rc = spi_nbyte_program(flash, starthere + j, buf + starthere - start + j, towrite);
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000712 if (rc)
Nico Huber7a077222017-10-14 18:18:30 +0200713 return rc;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000714 }
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000715 }
716
Nico Huber7a077222017-10-14 18:18:30 +0200717 return 0;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000718}
719
720/*
Sean Nelson14ba6682010-02-26 05:48:29 +0000721 * Program chip using byte programming. (SLOW!)
722 * This is for chips which can only handle one byte writes
723 * and for chips where memory mapped programming is impossible
724 * (e.g. due to size constraints in IT87* for over 512 kB)
725 */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000726/* real chunksize is 1, logical chunksize is 1 */
Mark Marshallf20b7be2014-05-09 21:16:21 +0000727int spi_chip_write_1(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000728{
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000729 unsigned int i;
Sean Nelson14ba6682010-02-26 05:48:29 +0000730
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000731 for (i = start; i < start + len; i++) {
Nico Huber7a077222017-10-14 18:18:30 +0200732 if (spi_nbyte_program(flash, i, buf + i - start, 1))
Sean Nelson14ba6682010-02-26 05:48:29 +0000733 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000734 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000735 return 0;
736}
737
Mark Marshallf20b7be2014-05-09 21:16:21 +0000738int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len)
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000739{
740 uint32_t pos = start;
Sean Nelson14ba6682010-02-26 05:48:29 +0000741 int result;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000742 unsigned char cmd[JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE] = {
743 JEDEC_AAI_WORD_PROGRAM,
744 };
Sean Nelson14ba6682010-02-26 05:48:29 +0000745
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000746 /* The even start address and even length requirements can be either
747 * honored outside this function, or we can call spi_byte_program
748 * for the first and/or last byte and use AAI for the rest.
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000749 * FIXME: Move this to generic code.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000750 */
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000751 /* The data sheet requires a start address with the low bit cleared. */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000752 if (start % 2) {
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000753 msg_cerr("%s: start address not even! Please report a bug at "
754 "flashrom@flashrom.org\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000755 if (spi_chip_write_1(flash, buf, start, start % 2))
756 return SPI_GENERIC_ERROR;
757 pos += start % 2;
758 /* Do not return an error for now. */
759 //return SPI_GENERIC_ERROR;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000760 }
761 /* The data sheet requires total AAI write length to be even. */
762 if (len % 2) {
763 msg_cerr("%s: total write length not even! Please report a "
764 "bug at flashrom@flashrom.org\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000765 /* Do not return an error for now. */
766 //return SPI_GENERIC_ERROR;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000767 }
768
Nico Hubera1672f82017-10-14 18:00:20 +0200769 result = spi_write_cmd(flash, JEDEC_AAI_WORD_PROGRAM, false, start, buf + pos - start, 2, 10);
Nico Huber0ecbacb2017-10-14 16:50:43 +0200770 if (result)
Stefan Reinauer87ace662014-04-26 16:12:55 +0000771 goto bailout;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000772
773 /* We already wrote 2 bytes in the multicommand step. */
774 pos += 2;
775
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000776 /* Are there at least two more bytes to write? */
777 while (pos < start + len - 1) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000778 cmd[1] = buf[pos++ - start];
779 cmd[2] = buf[pos++ - start];
Stefan Reinauer87ace662014-04-26 16:12:55 +0000780 result = spi_send_command(flash, JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE, 0, cmd, NULL);
781 if (result != 0) {
782 msg_cerr("%s failed during followup AAI command execution: %d\n", __func__, result);
783 goto bailout;
784 }
Nico Huber0ecbacb2017-10-14 16:50:43 +0200785 if (spi_poll_wip(flash, 10))
786 goto bailout;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000787 }
788
Stefan Tauner59c4d792014-04-26 16:13:09 +0000789 /* Use WRDI to exit AAI mode. This needs to be done before issuing any other non-AAI command. */
790 result = spi_write_disable(flash);
791 if (result != 0) {
792 msg_cerr("%s failed to disable AAI mode.\n", __func__);
793 return SPI_GENERIC_ERROR;
794 }
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000795
796 /* Write remaining byte (if any). */
797 if (pos < start + len) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000798 if (spi_chip_write_1(flash, buf + pos - start, pos, pos % 2))
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000799 return SPI_GENERIC_ERROR;
800 pos += pos % 2;
801 }
802
Sean Nelson14ba6682010-02-26 05:48:29 +0000803 return 0;
Stefan Reinauer87ace662014-04-26 16:12:55 +0000804
805bailout:
Stefan Tauner59c4d792014-04-26 16:13:09 +0000806 result = spi_write_disable(flash);
807 if (result != 0)
808 msg_cerr("%s failed to disable AAI mode.\n", __func__);
Stefan Reinauer87ace662014-04-26 16:12:55 +0000809 return SPI_GENERIC_ERROR;
Sean Nelson14ba6682010-02-26 05:48:29 +0000810}
Nico Huber7e3c81a2017-10-14 18:56:50 +0200811
Nico Huberfe34d2a2017-11-10 21:10:20 +0100812static int spi_enter_exit_4ba(struct flashctx *const flash, const bool enter)
Nico Huber7e3c81a2017-10-14 18:56:50 +0200813{
Nico Huberfe34d2a2017-11-10 21:10:20 +0100814 const unsigned char cmd = enter ? JEDEC_ENTER_4_BYTE_ADDR_MODE : JEDEC_EXIT_4_BYTE_ADDR_MODE;
815 int ret = 1;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200816
Nico Huberfe34d2a2017-11-10 21:10:20 +0100817 if (flash->chip->feature_bits & FEATURE_4BA_ENTER)
818 ret = spi_send_command(flash, sizeof(cmd), 0, &cmd, NULL);
819 else if (flash->chip->feature_bits & FEATURE_4BA_ENTER_WREN)
820 ret = spi_simple_write_cmd(flash, cmd, 0);
Nico Huber86bddb52018-03-13 18:14:52 +0100821 else if (flash->chip->feature_bits & FEATURE_4BA_ENTER_EAR7)
822 ret = spi_set_extended_address(flash, enter ? 0x80 : 0x00);
Nico Huberfe34d2a2017-11-10 21:10:20 +0100823
Nico Huber7e3c81a2017-10-14 18:56:50 +0200824 if (!ret)
Nico Huberfe34d2a2017-11-10 21:10:20 +0100825 flash->in_4ba_mode = enter;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200826 return ret;
827}
828
Nico Huberfe34d2a2017-11-10 21:10:20 +0100829int spi_enter_4ba(struct flashctx *const flash)
Nico Huber7e3c81a2017-10-14 18:56:50 +0200830{
Nico Huberfe34d2a2017-11-10 21:10:20 +0100831 return spi_enter_exit_4ba(flash, true);
Nico Huber7e3c81a2017-10-14 18:56:50 +0200832}
833
Nico Huberfe34d2a2017-11-10 21:10:20 +0100834int spi_exit_4ba(struct flashctx *flash)
Nico Huber7e3c81a2017-10-14 18:56:50 +0200835{
Nico Huberfe34d2a2017-11-10 21:10:20 +0100836 return spi_enter_exit_4ba(flash, false);
Nico Huber7e3c81a2017-10-14 18:56:50 +0200837}