blob: 52e4256eac7b2909470047f527ade32e3582cbdc [file] [log] [blame]
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2005 coresystems GmbH <stepan@openbios.org>
Sean Nelson51c83fb2010-01-20 20:55:53 +00006 * Copyright (C) 2009 Sean Nelson <audiohacked@gmail.com>
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000017 *
Uwe Hermannd1107642007-08-29 17:52:32 +000018 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000021 */
22
23#include "flash.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000024#include "chipdrivers.h"
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000025
26#define AUTO_PG_ERASE1 0x20
27#define AUTO_PG_ERASE2 0xD0
Ollie Lhocf29de82004-03-18 19:40:07 +000028#define AUTO_PGRM 0x10
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000029#define CHIP_ERASE 0x30
30#define RESET 0xFF
31#define READ_ID 0x90
32
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000033int protect_28sf040(struct flashctx *flash)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000034{
Carl-Daniel Hailfingerb30a5ed2010-10-10 14:02:27 +000035 chipaddr bios = flash->virtual_memory;
36
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000037 chip_readb(flash, bios + 0x1823);
38 chip_readb(flash, bios + 0x1820);
39 chip_readb(flash, bios + 0x1822);
40 chip_readb(flash, bios + 0x0418);
41 chip_readb(flash, bios + 0x041B);
42 chip_readb(flash, bios + 0x0419);
43 chip_readb(flash, bios + 0x040A);
Carl-Daniel Hailfinger79e67572010-10-13 21:49:30 +000044
45 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000046}
47
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000048int unprotect_28sf040(struct flashctx *flash)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000049{
Carl-Daniel Hailfingerb30a5ed2010-10-10 14:02:27 +000050 chipaddr bios = flash->virtual_memory;
51
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000052 chip_readb(flash, bios + 0x1823);
53 chip_readb(flash, bios + 0x1820);
54 chip_readb(flash, bios + 0x1822);
55 chip_readb(flash, bios + 0x0418);
56 chip_readb(flash, bios + 0x041B);
57 chip_readb(flash, bios + 0x0419);
58 chip_readb(flash, bios + 0x041A);
Carl-Daniel Hailfinger79e67572010-10-13 21:49:30 +000059
60 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000061}
62
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000063int erase_sector_28sf040(struct flashctx *flash, unsigned int address,
64 unsigned int sector_size)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000065{
Carl-Daniel Hailfinger30f7cb22009-06-15 17:23:36 +000066 chipaddr bios = flash->virtual_memory;
67
Carl-Daniel Hailfinger79e67572010-10-13 21:49:30 +000068 /* This command sequence is very similar to erase_block_82802ab. */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000069 chip_writeb(flash, AUTO_PG_ERASE1, bios);
70 chip_writeb(flash, AUTO_PG_ERASE2, bios + address);
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000071
Carl-Daniel Hailfingerb30a5ed2010-10-10 14:02:27 +000072 /* wait for Toggle bit ready */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000073 toggle_ready_jedec(flash, bios);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000074
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +000075 /* FIXME: Check the status register for errors. */
Uwe Hermannffec5f32007-08-23 16:08:21 +000076 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000077}
78
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +000079/* chunksize is 1 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000080int write_28sf040(struct flashctx *flash, uint8_t *src, unsigned int start,
81 unsigned int len)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000082{
83 int i;
Carl-Daniel Hailfingerb30a5ed2010-10-10 14:02:27 +000084 chipaddr bios = flash->virtual_memory;
85 chipaddr dst = flash->virtual_memory + start;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000086
Carl-Daniel Hailfingerb30a5ed2010-10-10 14:02:27 +000087 for (i = 0; i < len; i++) {
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000088 /* transfer data from source to destination */
89 if (*src == 0xFF) {
90 dst++, src++;
91 /* If the data is 0xFF, don't program it */
92 continue;
93 }
94 /*issue AUTO PROGRAM command */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000095 chip_writeb(flash, AUTO_PGRM, dst);
96 chip_writeb(flash, *src++, dst++);
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000097
98 /* wait for Toggle bit ready */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000099 toggle_ready_jedec(flash, bios);
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000100 }
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000101
Uwe Hermannffec5f32007-08-23 16:08:21 +0000102 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000103}
104
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000105static int erase_28sf040(struct flashctx *flash)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000106{
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000107 chipaddr bios = flash->virtual_memory;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000108
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000109 chip_writeb(flash, CHIP_ERASE, bios);
110 chip_writeb(flash, CHIP_ERASE, bios);
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000111
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000112 programmer_delay(10);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000113 toggle_ready_jedec(flash, bios);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000114
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +0000115 /* FIXME: Check the status register for errors. */
Uwe Hermannffec5f32007-08-23 16:08:21 +0000116 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000117}
118
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000119int erase_chip_28sf040(struct flashctx *flash, unsigned int addr,
120 unsigned int blocklen)
Sean Nelson51c83fb2010-01-20 20:55:53 +0000121{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000122 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000123 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson51c83fb2010-01-20 20:55:53 +0000124 __func__);
125 return -1;
126 }
127 return erase_28sf040(flash);
128}