blob: 9d2069d03a0f00233b744d708450b60b554b39ea [file] [log] [blame]
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009 Carl-Daniel Hailfinger
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000015 */
16
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000017#include <strings.h>
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000018#include <string.h>
19#include <stdlib.h>
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000020#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000021#include "programmer.h"
Thomas Heijligen74b4aa02021-12-14 17:52:30 +010022#include "hwaccess_physmap.h"
Thomas Heijligend96c97c2021-11-02 21:03:00 +010023#include "platform/pci.h"
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000024
Peter Marheinedf3672d2022-01-19 17:11:09 +110025#if defined(__i386__) || defined(__x86_64__)
26#include "hwaccess_x86_io.h"
27#endif
28
Uwe Hermann24c35e42011-07-13 11:22:03 +000029struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass)
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000030{
31 struct pci_dev *temp;
32 struct pci_filter filter;
33 uint16_t tmp2;
34
35 pci_filter_init(NULL, &filter);
36 filter.vendor = vendor;
37
38 for (temp = pacc->devices; temp; temp = temp->next)
39 if (pci_filter_match(&filter, temp)) {
40 /* Read PCI class */
41 tmp2 = pci_read_word(temp, 0x0a);
Nico Huber380090f2022-05-23 01:45:11 +020042 if (tmp2 == devclass) {
43 pci_fill_info(temp, PCI_FILL_IDENT);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000044 return temp;
Nico Huber380090f2022-05-23 01:45:11 +020045 }
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000046 }
47
48 return NULL;
49}
50
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000051struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device)
52{
53 struct pci_dev *temp;
54 struct pci_filter filter;
55
56 pci_filter_init(NULL, &filter);
57 filter.vendor = vendor;
58 filter.device = device;
59
Nico Huber380090f2022-05-23 01:45:11 +020060 for (temp = pacc->devices; temp; temp = temp->next) {
61 if (pci_filter_match(&filter, temp)) {
62 pci_fill_info(temp, PCI_FILL_IDENT);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000063 return temp;
Nico Huber380090f2022-05-23 01:45:11 +020064 }
65 }
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000066
67 return NULL;
68}
69
70struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
71 uint16_t card_vendor, uint16_t card_device)
72{
73 struct pci_dev *temp;
74 struct pci_filter filter;
75
76 pci_filter_init(NULL, &filter);
77 filter.vendor = vendor;
78 filter.device = device;
79
80 for (temp = pacc->devices; temp; temp = temp->next)
81 if (pci_filter_match(&filter, temp)) {
82 if ((card_vendor ==
83 pci_read_word(temp, PCI_SUBSYSTEM_VENDOR_ID))
84 && (card_device ==
Nico Huber380090f2022-05-23 01:45:11 +020085 pci_read_word(temp, PCI_SUBSYSTEM_ID))) {
86 pci_fill_info(temp, PCI_FILL_IDENT);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000087 return temp;
Nico Huber380090f2022-05-23 01:45:11 +020088 }
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000089 }
90
91 return NULL;
92}
93
Michael Karcher0bdc0922010-02-28 01:33:48 +000094int force_boardenable = 0;
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +000095int force_boardmismatch = 0;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000096
Thomas Heijligen4b918a12021-09-26 13:42:39 +020097#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000098void probe_superio(void)
99{
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000100 probe_superio_winbond();
101 /* ITE probe causes SMSC LPC47N217 to power off the serial UART.
102 * Always probe for SMSC first, and if a SMSC Super I/O is detected
103 * at a given I/O port, do _not_ probe that port with the ITE probe.
104 * This means SMSC probing must be done before ITE probing.
105 */
106 //probe_superio_smsc();
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000107 probe_superio_ite();
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000108}
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000109
110int superio_count = 0;
111#define SUPERIO_MAX_COUNT 3
112
113struct superio superios[SUPERIO_MAX_COUNT];
114
115int register_superio(struct superio s)
116{
117 if (superio_count == SUPERIO_MAX_COUNT)
118 return 1;
119 superios[superio_count++] = s;
120 return 0;
121}
122
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000123#endif
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000124
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000125int is_laptop = 0;
Felix Singerd1ab7d22022-08-19 03:03:47 +0200126bool laptop_ok = false;
Michael Karcher8c1df282010-02-26 09:51:20 +0000127
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000128static void internal_chip_writeb(const struct flashctx *flash, uint8_t val,
129 chipaddr addr);
130static void internal_chip_writew(const struct flashctx *flash, uint16_t val,
131 chipaddr addr);
132static void internal_chip_writel(const struct flashctx *flash, uint32_t val,
133 chipaddr addr);
134static uint8_t internal_chip_readb(const struct flashctx *flash,
135 const chipaddr addr);
136static uint16_t internal_chip_readw(const struct flashctx *flash,
137 const chipaddr addr);
138static uint32_t internal_chip_readl(const struct flashctx *flash,
139 const chipaddr addr);
140static void internal_chip_readn(const struct flashctx *flash, uint8_t *buf,
141 const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000142static const struct par_master par_master_internal = {
Thomas Heijligen43040f22022-06-23 14:38:35 +0200143 .chip_readb = internal_chip_readb,
144 .chip_readw = internal_chip_readw,
145 .chip_readl = internal_chip_readl,
146 .chip_readn = internal_chip_readn,
147 .chip_writeb = internal_chip_writeb,
148 .chip_writew = internal_chip_writew,
149 .chip_writel = internal_chip_writel,
150 .chip_writen = fallback_chip_writen,
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000151};
152
153enum chipbustype internal_buses_supported = BUS_NONE;
154
Thomas Heijligencc853d82021-05-04 15:32:17 +0200155static int internal_init(void)
Uwe Hermanna0869322009-05-14 20:41:57 +0000156{
157 int ret = 0;
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000158 int force_laptop = 0;
Stefan Taunera28087f2011-09-13 23:14:25 +0000159 int not_a_laptop = 0;
Jacob Garber1c091d12019-08-12 11:14:14 -0600160 char *board_vendor = NULL;
161 char *board_model = NULL;
Thomas Heijligen4b918a12021-09-26 13:42:39 +0200162#if defined(__i386__) || defined(__x86_64__)
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000163 const char *cb_vendor = NULL;
164 const char *cb_model = NULL;
Carl-Daniel Hailfinger11990da2013-07-13 23:21:05 +0000165#endif
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000166 char *arg;
Uwe Hermanna0869322009-05-14 20:41:57 +0000167
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000168 arg = extract_programmer_param("boardenable");
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000169 if (arg && !strcmp(arg,"force")) {
170 force_boardenable = 1;
171 } else if (arg && !strlen(arg)) {
172 msg_perr("Missing argument for boardenable.\n");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000173 free(arg);
174 return 1;
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000175 } else if (arg) {
176 msg_perr("Unknown argument for boardenable: %s\n", arg);
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000177 free(arg);
178 return 1;
Michael Karcher0bdc0922010-02-28 01:33:48 +0000179 }
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000180 free(arg);
Michael Karcher0bdc0922010-02-28 01:33:48 +0000181
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000182 arg = extract_programmer_param("boardmismatch");
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000183 if (arg && !strcmp(arg,"force")) {
184 force_boardmismatch = 1;
185 } else if (arg && !strlen(arg)) {
186 msg_perr("Missing argument for boardmismatch.\n");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000187 free(arg);
188 return 1;
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000189 } else if (arg) {
190 msg_perr("Unknown argument for boardmismatch: %s\n", arg);
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000191 free(arg);
192 return 1;
Michael Karcher0bdc0922010-02-28 01:33:48 +0000193 }
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000194 free(arg);
195
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000196 arg = extract_programmer_param("laptop");
Stefan Taunera28087f2011-09-13 23:14:25 +0000197 if (arg && !strcmp(arg, "force_I_want_a_brick"))
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000198 force_laptop = 1;
Stefan Taunera28087f2011-09-13 23:14:25 +0000199 else if (arg && !strcmp(arg, "this_is_not_a_laptop"))
200 not_a_laptop = 1;
201 else if (arg && !strlen(arg)) {
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000202 msg_perr("Missing argument for laptop.\n");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000203 free(arg);
204 return 1;
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000205 } else if (arg) {
206 msg_perr("Unknown argument for laptop: %s\n", arg);
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000207 free(arg);
208 return 1;
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000209 }
210 free(arg);
211
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000212 arg = extract_programmer_param("mainboard");
213 if (arg && strlen(arg)) {
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000214 if (board_parse_parameter(arg, &board_vendor, &board_model)) {
215 free(arg);
216 return 1;
217 }
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000218 } else if (arg && !strlen(arg)) {
219 msg_perr("Missing argument for mainboard.\n");
220 free(arg);
221 return 1;
222 }
223 free(arg);
224
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000225
Edward O'Callaghanbd275812022-11-28 11:20:44 +1100226 /* Unconditionally reset global state from previous operation. */
227 laptop_ok = false;
228
Michael Karcherb9dbe482011-05-11 17:07:07 +0000229 /* Default to Parallel/LPC/FWH flash devices. If a known host controller
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000230 * is found, the host controller init routine sets the
231 * internal_buses_supported bitfield.
Michael Karcherb9dbe482011-05-11 17:07:07 +0000232 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000233 internal_buses_supported = BUS_NONSPI;
Michael Karcherb9dbe482011-05-11 17:07:07 +0000234
Jacob Garber1c091d12019-08-12 11:14:14 -0600235 if (try_mtd() == 0) {
236 ret = 0;
237 goto internal_init_exit;
238 }
David Hendricksf9a30552015-05-23 20:30:30 -0700239
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000240 /* Initialize PCI access for flash enables */
Jacob Garber1c091d12019-08-12 11:14:14 -0600241 if (pci_init_common() != 0) {
242 ret = 1;
243 goto internal_init_exit;
244 }
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000245
Carl-Daniel Hailfingerb5b161b2010-06-04 19:05:39 +0000246 if (processor_flash_enable()) {
247 msg_perr("Processor detection/init failed.\n"
248 "Aborting.\n");
Jacob Garber1c091d12019-08-12 11:14:14 -0600249 ret = 1;
250 goto internal_init_exit;
Carl-Daniel Hailfingerb5b161b2010-06-04 19:05:39 +0000251 }
252
Thomas Heijligen4b918a12021-09-26 13:42:39 +0200253#if defined(__i386__) || defined(__x86_64__)
Peter Marheinedf3672d2022-01-19 17:11:09 +1100254 if (rget_io_perms()) {
255 ret = 1;
256 goto internal_init_exit;
257 }
258
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000259 if ((cb_parse_table(&cb_vendor, &cb_model) == 0) && (board_vendor != NULL) && (board_model != NULL)) {
260 if (strcasecmp(board_vendor, cb_vendor) || strcasecmp(board_model, cb_model)) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000261 msg_pwarn("Warning: The mainboard IDs set by -p internal:mainboard (%s:%s) do not\n"
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000262 " match the current coreboot IDs of the mainboard (%s:%s).\n",
263 board_vendor, board_model, cb_vendor, cb_model);
Jacob Garber1c091d12019-08-12 11:14:14 -0600264 if (!force_boardmismatch) {
265 ret = 1;
266 goto internal_init_exit;
267 }
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000268 msg_pinfo("Continuing anyway.\n");
269 }
270 }
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000271
Nico Huber2e50cdc2018-09-23 20:20:26 +0200272 is_laptop = 2; /* Assume that we don't know by default. */
273
Michael Karcher6701ee82010-01-20 14:14:11 +0000274 dmi_init();
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000275
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000276 /* In case Super I/O probing would cause pretty explosions. */
277 board_handle_before_superio();
278
Uwe Hermann43959702010-03-13 17:28:29 +0000279 /* Probe for the Super I/O chip and fill global struct superio. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000280 probe_superio();
Carl-Daniel Hailfingerb5b161b2010-06-04 19:05:39 +0000281#else
282 /* FIXME: Enable cbtable searching on all non-x86 platforms supported
283 * by coreboot.
284 * FIXME: Find a replacement for DMI on non-x86.
285 * FIXME: Enable Super I/O probing once port I/O is possible.
286 */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000287#endif
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000288
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000289 /* Check laptop whitelist. */
290 board_handle_before_laptop();
291
Nico Huber2e50cdc2018-09-23 20:20:26 +0200292 /*
293 * Disable all internal buses by default if we are not sure
294 * this isn't a laptop. Board-enables may override this,
295 * non-legacy buses (SPI and opaque atm) are probed anyway.
296 */
297 if (is_laptop && !(laptop_ok || force_laptop || (not_a_laptop && is_laptop == 2)))
298 internal_buses_supported = BUS_NONE;
Michael Karcher8c1df282010-02-26 09:51:20 +0000299
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000300 /* try to enable it. Failure IS an option, since not all motherboards
301 * really need this to be done, etc., etc.
302 */
303 ret = chipset_flash_enable();
304 if (ret == -2) {
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000305 msg_perr("WARNING: No chipset found. Flash detection "
306 "will most likely fail.\n");
Jacob Garber1c091d12019-08-12 11:14:14 -0600307 } else if (ret == ERROR_FATAL) {
308 goto internal_init_exit;
309 }
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000310
Thomas Heijligen4b918a12021-09-26 13:42:39 +0200311#if defined(__i386__) || defined(__x86_64__)
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000312 /* Probe unconditionally for ITE Super I/O chips. This enables LPC->SPI translation on IT87* and
313 * parallel writes on IT8705F. Also, this handles the manual chip select for Gigabyte's DualBIOS. */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000314 init_superio_ite();
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000315
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000316 if (board_flash_enable(board_vendor, board_model, cb_vendor, cb_model)) {
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000317 msg_perr("Aborting to be safe.\n");
Jacob Garber1c091d12019-08-12 11:14:14 -0600318 ret = 1;
319 goto internal_init_exit;
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000320 }
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000321#endif
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000322
Nico Huber2e50cdc2018-09-23 20:20:26 +0200323 if (internal_buses_supported & BUS_NONSPI)
Anastasia Klimchukb91a2032021-05-21 09:40:58 +1000324 register_par_master(&par_master_internal, internal_buses_supported, NULL);
Nico Huber2e50cdc2018-09-23 20:20:26 +0200325
326 /* Report if a non-whitelisted laptop is detected that likely uses a legacy bus. */
327 if (is_laptop && !laptop_ok) {
328 msg_pinfo("========================================================================\n");
329 if (is_laptop == 1) {
330 msg_pinfo("You seem to be running flashrom on an unknown laptop. Some\n"
331 "internal buses have been disabled for safety reasons.\n\n");
332 } else {
333 msg_pinfo("You may be running flashrom on an unknown laptop. We could not\n"
334 "detect this for sure because your vendor has not set up the SMBIOS\n"
335 "tables correctly. Some internal buses have been disabled for\n"
336 "safety reasons. You can enforce using all buses by adding\n"
337 " -p internal:laptop=this_is_not_a_laptop\n"
338 "to the command line, but please read the following warning if you\n"
339 "are not sure.\n\n");
340 }
341 msg_perr("Laptops, notebooks and netbooks are difficult to support and we\n"
342 "recommend to use the vendor flashing utility. The embedded controller\n"
343 "(EC) in these machines often interacts badly with flashing.\n"
344 "See the manpage and https://flashrom.org/Laptops for details.\n\n"
345 "If flash is shared with the EC, erase is guaranteed to brick your laptop\n"
346 "and write may brick your laptop.\n"
347 "Read and probe may irritate your EC and cause fan failure, backlight\n"
348 "failure and sudden poweroff.\n"
349 "You have been warned.\n"
350 "========================================================================\n");
351 }
352
Jacob Garber1c091d12019-08-12 11:14:14 -0600353 ret = 0;
354
355internal_init_exit:
356 free(board_vendor);
357 free(board_model);
358
359 return ret;
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000360}
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000361
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000362static void internal_chip_writeb(const struct flashctx *flash, uint8_t val,
363 chipaddr addr)
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000364{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000365 mmio_writeb(val, (void *) addr);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000366}
367
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000368static void internal_chip_writew(const struct flashctx *flash, uint16_t val,
369 chipaddr addr)
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000370{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000371 mmio_writew(val, (void *) addr);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000372}
373
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000374static void internal_chip_writel(const struct flashctx *flash, uint32_t val,
375 chipaddr addr)
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000376{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000377 mmio_writel(val, (void *) addr);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000378}
379
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000380static uint8_t internal_chip_readb(const struct flashctx *flash,
381 const chipaddr addr)
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000382{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000383 return mmio_readb((void *) addr);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000384}
385
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000386static uint16_t internal_chip_readw(const struct flashctx *flash,
387 const chipaddr addr)
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000388{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000389 return mmio_readw((void *) addr);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000390}
391
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000392static uint32_t internal_chip_readl(const struct flashctx *flash,
393 const chipaddr addr)
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000394{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000395 return mmio_readl((void *) addr);
396}
397
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000398static void internal_chip_readn(const struct flashctx *flash, uint8_t *buf,
399 const chipaddr addr, size_t len)
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000400{
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000401 mmio_readn((void *)addr, buf, len);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000402 return;
403}
Thomas Heijligencc853d82021-05-04 15:32:17 +0200404
405const struct programmer_entry programmer_internal = {
406 .name = "internal",
407 .type = OTHER,
408 .devs.note = NULL,
409 .init = internal_init,
410 .map_flash_region = physmap,
411 .unmap_flash_region = physunmap,
412 .delay = internal_delay,
413};