blob: 5966be8c5b9063962e0027a9523693dbf44316cf [file] [log] [blame]
Uwe Hermannddd5c9e2010-02-21 21:17:00 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Uwe Hermann <uwe@hermann-uwe.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
Andrew Morgana0743832011-07-25 22:07:05 +000021#if defined(__i386__) || defined(__x86_64__)
22
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000023#include <stdlib.h>
24#include <string.h>
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000025#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000026#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000027#include "hwaccess.h"
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000028
29#define BIOS_ROM_ADDR 0x90
30#define BIOS_ROM_DATA 0x94
31
32#define REG_FLASH_ACCESS 0x58
33
34#define PCI_VENDOR_ID_HPT 0x1103
35
Stefan Tauner0ccec8f2014-06-01 23:49:03 +000036static uint32_t io_base_addr = 0;
37
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000038const struct dev_entry ata_hpt[] = {
Michael Karcher84486392010-02-24 00:04:40 +000039 {0x1103, 0x0004, NT, "Highpoint", "HPT366/368/370/370A/372/372N"},
40 {0x1103, 0x0005, NT, "Highpoint", "HPT372A/372N"},
41 {0x1103, 0x0006, NT, "Highpoint", "HPT302/302N"},
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000042
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000043 {0},
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000044};
45
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000046static void atahpt_chip_writeb(const struct flashctx *flash, uint8_t val,
47 chipaddr addr);
48static uint8_t atahpt_chip_readb(const struct flashctx *flash,
49 const chipaddr addr);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +000050static const struct par_master par_master_atahpt = {
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000051 .chip_readb = atahpt_chip_readb,
52 .chip_readw = fallback_chip_readw,
53 .chip_readl = fallback_chip_readl,
54 .chip_readn = fallback_chip_readn,
55 .chip_writeb = atahpt_chip_writeb,
56 .chip_writew = fallback_chip_writew,
57 .chip_writel = fallback_chip_writel,
58 .chip_writen = fallback_chip_writen,
59};
60
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000061int atahpt_init(void)
62{
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000063 struct pci_dev *dev = NULL;
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000064 uint32_t reg32;
65
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000066 if (rget_io_perms())
67 return 1;
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000068
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000069 dev = pcidev_init(ata_hpt, PCI_BASE_ADDRESS_4);
70 if (!dev)
71 return 1;
72
73 io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_4);
Niklas Söderlund89edf362013-08-23 23:29:23 +000074 if (!io_base_addr)
75 return 1;
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000076
77 /* Enable flash access. */
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000078 reg32 = pci_read_long(dev, REG_FLASH_ACCESS);
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000079 reg32 |= (1 << 24);
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000080 rpci_write_long(dev, REG_FLASH_ACCESS, reg32);
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000081
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +000082 register_par_master(&par_master_atahpt, BUS_PARALLEL);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000083
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000084 return 0;
85}
86
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000087static void atahpt_chip_writeb(const struct flashctx *flash, uint8_t val,
88 chipaddr addr)
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000089{
90 OUTL((uint32_t)addr, io_base_addr + BIOS_ROM_ADDR);
91 OUTB(val, io_base_addr + BIOS_ROM_DATA);
92}
93
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000094static uint8_t atahpt_chip_readb(const struct flashctx *flash,
95 const chipaddr addr)
Uwe Hermannddd5c9e2010-02-21 21:17:00 +000096{
97 OUTL((uint32_t)addr, io_base_addr + BIOS_ROM_ADDR);
98 return INB(io_base_addr + BIOS_ROM_DATA);
99}
Andrew Morgana0743832011-07-25 22:07:05 +0000100
101#else
102#error PCI port I/O access is not supported on this architecture yet.
103#endif