blob: fcbf086a788671152d6938ea85ad6613a4cb104f [file] [log] [blame]
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +00004 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00005 * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl>
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00006 * Copyright (C) 2008 coresystems GmbH
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +00007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22/*
23 * Contains the ITE IT87* SPI specific routines
24 */
25
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000026#include <string.h>
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +000027#include <stdlib.h>
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000028#include "flash.h"
29#include "spi.h"
30
31#define ITE_SUPERIO_PORT1 0x2e
32#define ITE_SUPERIO_PORT2 0x4e
33
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000034uint16_t it8716f_flashport = 0;
35/* use fast 33MHz SPI (<>0) or slow 16MHz (0) */
36int fast_spi = 1;
37
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000038/* Helper functions for most recent ITE IT87xx Super I/O chips */
39#define CHIP_ID_BYTE1_REG 0x20
40#define CHIP_ID_BYTE2_REG 0x21
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000041void enter_conf_mode_ite(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000042{
Andriy Gapon65c1b862008-05-22 13:22:45 +000043 OUTB(0x87, port);
44 OUTB(0x01, port);
45 OUTB(0x55, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000046 if (port == ITE_SUPERIO_PORT1)
Andriy Gapon65c1b862008-05-22 13:22:45 +000047 OUTB(0x55, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000048 else
Andriy Gapon65c1b862008-05-22 13:22:45 +000049 OUTB(0xaa, port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000050}
51
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000052void exit_conf_mode_ite(uint16_t port)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000053{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054 sio_write(port, 0x02, 0x02);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000055}
56
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000057uint16_t probe_id_ite(uint16_t port)
58{
59 uint16_t id;
60
61 enter_conf_mode_ite(port);
62 id = sio_read(port, CHIP_ID_BYTE1_REG) << 8;
63 id |= sio_read(port, CHIP_ID_BYTE2_REG);
64 exit_conf_mode_ite(port);
65
66 return id;
67}
68
69struct superio probe_superio_ite(void)
70{
71 struct superio ret = {};
72 uint16_t ite_ports[] = {ITE_SUPERIO_PORT1, ITE_SUPERIO_PORT2, 0};
73 uint16_t *i = ite_ports;
74
75 ret.vendor = SUPERIO_VENDOR_ITE;
76 for (; *i; i++) {
77 ret.port = *i;
78 ret.model = probe_id_ite(ret.port);
79 switch (ret.model >> 8) {
80 case 0x82:
81 case 0x86:
82 case 0x87:
Sean Nelson01e532d2010-01-10 01:09:58 +000083 msg_pinfo("Found ITE SuperI/O, id %04hx\n",
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000084 ret.model);
85 return ret;
86 }
87 }
88
89 /* No good ID found. */
90 ret.vendor = SUPERIO_VENDOR_NONE;
91 ret.port = 0;
92 ret.model = 0;
93 return ret;
94}
95
96static uint16_t find_ite_spi_flash_port(uint16_t port, uint16_t id)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +000097{
98 uint8_t tmp = 0;
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +000099 char *portpos = NULL;
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000100 uint16_t flashport = 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000101
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000102 switch (id) {
103 case 0x8716:
104 case 0x8718:
105 enter_conf_mode_ite(port);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000106 /* NOLDN, reg 0x24, mask out lowest bit (suspend) */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000107 tmp = sio_read(port, 0x24) & 0xFE;
Sean Nelson01e532d2010-01-10 01:09:58 +0000108 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000109 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis");
Sean Nelson01e532d2010-01-10 01:09:58 +0000110 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000111 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis");
Sean Nelson01e532d2010-01-10 01:09:58 +0000112 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000113 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis");
Sean Nelson01e532d2010-01-10 01:09:58 +0000114 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000115 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis");
Sean Nelson01e532d2010-01-10 01:09:58 +0000116 msg_pdbg("LPC write to serial flash %sabled\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000117 (tmp & 1 << 4) ? "en" : "dis");
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000118 /* The LPC->SPI force write enable below only makes sense for
119 * non-programmer mode.
120 */
Carl-Daniel Hailfinger337df1d2008-05-16 00:19:52 +0000121 /* If any serial flash segment is enabled, enable writing. */
122 if ((tmp & 0xe) && (!(tmp & 1 << 4))) {
Sean Nelson01e532d2010-01-10 01:09:58 +0000123 msg_pdbg("Enabling LPC write to serial flash\n");
Carl-Daniel Hailfinger337df1d2008-05-16 00:19:52 +0000124 tmp |= 1 << 4;
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000125 sio_write(port, 0x24, tmp);
Carl-Daniel Hailfinger337df1d2008-05-16 00:19:52 +0000126 }
Sean Nelson01e532d2010-01-10 01:09:58 +0000127 msg_pdbg("Serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000128 /* LDN 0x7, reg 0x64/0x65 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000129 sio_write(port, 0x07, 0x7);
130 flashport = sio_read(port, 0x64) << 8;
131 flashport |= sio_read(port, 0x65);
Sean Nelson01e532d2010-01-10 01:09:58 +0000132 msg_pdbg("Serial flash port 0x%04x\n", flashport);
Carl-Daniel Hailfingeref58a9c2009-08-12 13:32:56 +0000133 if (programmer_param && !strlen(programmer_param)) {
134 free(programmer_param);
135 programmer_param = NULL;
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000136 }
Carl-Daniel Hailfingeref58a9c2009-08-12 13:32:56 +0000137 if (programmer_param && (portpos = strstr(programmer_param, "port="))) {
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000138 portpos += 5;
139 flashport = strtol(portpos, (char **)NULL, 0);
Sean Nelson01e532d2010-01-10 01:09:58 +0000140 msg_pinfo("Forcing serial flash port 0x%04x\n", flashport);
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000141 sio_write(port, 0x64, (flashport >> 8));
142 sio_write(port, 0x65, (flashport & 0xff));
143 }
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000144 exit_conf_mode_ite(port);
145 break;
146 /* TODO: Handle more IT87xx if they support flash translation */
147 default:
Sean Nelson01e532d2010-01-10 01:09:58 +0000148 msg_pinfo("SuperI/O ID %04hx is not on the controller list.\n", id);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000149 }
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000150 return flashport;
151}
152
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000153int it87spi_common_init(void)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000154{
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000155 if (superio.vendor != SUPERIO_VENDOR_ITE)
156 return 1;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000157
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000158 it8716f_flashport = find_ite_spi_flash_port(superio.port, superio.model);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000159
160 if (it8716f_flashport)
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000161 spi_controller = SPI_CONTROLLER_IT87XX;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000162
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000163 return (!it8716f_flashport);
164}
165
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000166
167int it87spi_init(void)
168{
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000169 int ret;
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000170
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000171 get_io_perms();
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000172 /* Probe for the SuperI/O chip and fill global struct superio. */
173 probe_superio();
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000174 ret = it87spi_common_init();
Carl-Daniel Hailfinger34cc6cc2009-06-28 10:57:58 +0000175 if (!ret) {
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000176 buses_supported = CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger34cc6cc2009-06-28 10:57:58 +0000177 } else {
178 buses_supported = CHIP_BUSTYPE_NONE;
179 }
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000180 return ret;
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000181}
182
183int it87xx_probe_spi_flash(const char *name)
184{
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000185 int ret;
186
187 ret = it87spi_common_init();
188 if (!ret)
189 buses_supported |= CHIP_BUSTYPE_SPI;
190 return ret;
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000191}
192
Uwe Hermann394131e2008-10-18 21:14:13 +0000193/*
194 * The IT8716F only supports commands with length 1,2,4,5 bytes including
195 * command byte and can not read more than 3 bytes from the device.
196 *
197 * This function expects writearr[0] to be the first byte sent to the device,
198 * whereas the IT8716F splits commands internally into address and non-address
199 * commands with the address in inverse wire order. That's why the register
200 * ordering in case 4 and 5 may seem strange.
201 */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000202int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000203 const unsigned char *writearr, unsigned char *readarr)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000204{
205 uint8_t busy, writeenc;
206 int i;
207
208 do {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000209 busy = INB(it8716f_flashport) & 0x80;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000210 } while (busy);
211 if (readcnt > 3) {
Sean Nelson01e532d2010-01-10 01:09:58 +0000212 msg_pinfo("%s called with unsupported readcnt %i.\n",
Uwe Hermann04aa59a2009-09-02 22:09:00 +0000213 __func__, readcnt);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000214 return SPI_INVALID_LENGTH;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000215 }
216 switch (writecnt) {
217 case 1:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000218 OUTB(writearr[0], it8716f_flashport + 1);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000219 writeenc = 0x0;
220 break;
221 case 2:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000222 OUTB(writearr[0], it8716f_flashport + 1);
223 OUTB(writearr[1], it8716f_flashport + 7);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000224 writeenc = 0x1;
225 break;
226 case 4:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000227 OUTB(writearr[0], it8716f_flashport + 1);
228 OUTB(writearr[1], it8716f_flashport + 4);
229 OUTB(writearr[2], it8716f_flashport + 3);
230 OUTB(writearr[3], it8716f_flashport + 2);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000231 writeenc = 0x2;
232 break;
233 case 5:
Andriy Gapon65c1b862008-05-22 13:22:45 +0000234 OUTB(writearr[0], it8716f_flashport + 1);
235 OUTB(writearr[1], it8716f_flashport + 4);
236 OUTB(writearr[2], it8716f_flashport + 3);
237 OUTB(writearr[3], it8716f_flashport + 2);
238 OUTB(writearr[4], it8716f_flashport + 7);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000239 writeenc = 0x3;
240 break;
241 default:
Sean Nelson01e532d2010-01-10 01:09:58 +0000242 msg_pinfo("%s called with unsupported writecnt %i.\n",
Uwe Hermann04aa59a2009-09-02 22:09:00 +0000243 __func__, writecnt);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000244 return SPI_INVALID_LENGTH;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000245 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000246 /*
247 * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes.
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000248 * Note:
249 * We can't use writecnt directly, but have to use a strange encoding.
Uwe Hermann394131e2008-10-18 21:14:13 +0000250 */
251 OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4)
252 | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000253
254 if (readcnt > 0) {
255 do {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000256 busy = INB(it8716f_flashport) & 0x80;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000257 } while (busy);
258
Uwe Hermann394131e2008-10-18 21:14:13 +0000259 for (i = 0; i < readcnt; i++)
Andriy Gapon65c1b862008-05-22 13:22:45 +0000260 readarr[i] = INB(it8716f_flashport + 5 + i);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000261 }
262
263 return 0;
264}
265
266/* Page size is usually 256 bytes */
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000267static int it8716f_spi_page_program(struct flashchip *flash, int block, uint8_t *buf)
Uwe Hermann394131e2008-10-18 21:14:13 +0000268{
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000269 int i;
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000270 int result;
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000271 chipaddr bios = flash->virtual_memory;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000272
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000273 result = spi_write_enable();
274 if (result)
275 return result;
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000276 /* FIXME: The command below seems to be redundant or wrong. */
Uwe Hermann394131e2008-10-18 21:14:13 +0000277 OUTB(0x06, it8716f_flashport + 1);
Andriy Gapon65c1b862008-05-22 13:22:45 +0000278 OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000279 for (i = 0; i < 256; i++) {
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000280 chip_writeb(buf[256 * block + i], bios + 256 * block + i);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000281 }
Andriy Gapon65c1b862008-05-22 13:22:45 +0000282 OUTB(0, it8716f_flashport);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000283 /* Wait until the Write-In-Progress bit is cleared.
284 * This usually takes 1-10 ms, so wait in 1 ms steps.
285 */
286 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000287 programmer_delay(1000);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000288 return 0;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000289}
290
291/*
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000292 * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles
293 * Need to read this big flash using firmware cycles 3 byte at a time.
294 */
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000295int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000296{
297 int total_size = 1024 * flash->total_size;
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000298 fast_spi = 0;
299
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000300 if ((programmer == PROGRAMMER_IT87SPI) || (total_size > 512 * 1024)) {
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000301 spi_read_chunked(flash, buf, start, len, 3);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000302 } else {
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000303 read_memmapped(flash, buf, start, len);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000304 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000305
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000306 return 0;
307}
308
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000309int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
Uwe Hermann394131e2008-10-18 21:14:13 +0000310{
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000311 int total_size = 1024 * flash->total_size;
312 int i;
Uwe Hermann394131e2008-10-18 21:14:13 +0000313
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000314 /*
315 * IT8716F only allows maximum of 512 kb SPI chip size for memory
316 * mapped access.
317 */
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000318 if ((programmer == PROGRAMMER_IT87SPI) || (total_size > 512 * 1024)) {
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +0000319 spi_chip_write_1(flash, buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000320 } else {
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +0000321 spi_disable_blockprotect();
322 /* Erase first */
Sean Nelson01e532d2010-01-10 01:09:58 +0000323 msg_pinfo("Erasing flash before programming... ");
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000324 if (erase_flash(flash)) {
Sean Nelson01e532d2010-01-10 01:09:58 +0000325 msg_perr("ERASE FAILED!\n");
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +0000326 return -1;
327 }
Sean Nelson01e532d2010-01-10 01:09:58 +0000328 msg_pinfo("done.\n");
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000329 for (i = 0; i < total_size / 256; i++) {
Carl-Daniel Hailfingerbb297f72009-07-11 18:05:42 +0000330 it8716f_spi_page_program(flash, i, buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000331 }
332 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000333
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000334 return 0;
335}