Carl-Daniel Hailfinger | 7053926 | 2007-10-15 21:45:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
Carl-Daniel Hailfinger | 3431bb7 | 2009-06-24 08:28:39 +0000 | [diff] [blame] | 4 | * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 5 | * Copyright (C) 2008 coresystems GmbH |
Carl-Daniel Hailfinger | 7053926 | 2007-10-15 21:45:29 +0000 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 19 | */ |
| 20 | |
| 21 | /* |
| 22 | * Contains the generic SPI framework |
| 23 | */ |
| 24 | |
Carl-Daniel Hailfinger | 7053926 | 2007-10-15 21:45:29 +0000 | [diff] [blame] | 25 | #include "flash.h" |
Carl-Daniel Hailfinger | 0845464 | 2009-06-15 14:14:48 +0000 | [diff] [blame] | 26 | #include "flashchips.h" |
Sean Nelson | 14ba668 | 2010-02-26 05:48:29 +0000 | [diff] [blame] | 27 | #include "chipdrivers.h" |
Carl-Daniel Hailfinger | d6cbf76 | 2008-05-13 14:58:23 +0000 | [diff] [blame] | 28 | #include "spi.h" |
Carl-Daniel Hailfinger | 7053926 | 2007-10-15 21:45:29 +0000 | [diff] [blame] | 29 | |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 30 | enum spi_controller spi_controller = SPI_CONTROLLER_NONE; |
| 31 | void *spibar = NULL; |
| 32 | |
Ronald Hoogenboom | 7ff530b | 2008-01-19 00:04:46 +0000 | [diff] [blame] | 33 | void spi_prettyprint_status_register(struct flashchip *flash); |
Carl-Daniel Hailfinger | 7053926 | 2007-10-15 21:45:29 +0000 | [diff] [blame] | 34 | |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 35 | const struct spi_programmer spi_programmer[] = { |
| 36 | { /* SPI_CONTROLLER_NONE */ |
| 37 | .command = NULL, |
| 38 | .multicommand = NULL, |
| 39 | .read = NULL, |
| 40 | .write_256 = NULL, |
| 41 | }, |
| 42 | |
Carl-Daniel Hailfinger | 7112772 | 2010-05-31 15:27:27 +0000 | [diff] [blame] | 43 | #if CONFIG_INTERNAL == 1 |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 44 | #if defined(__i386__) || defined(__x86_64__) |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 45 | { /* SPI_CONTROLLER_ICH7 */ |
| 46 | .command = ich_spi_send_command, |
| 47 | .multicommand = ich_spi_send_multicommand, |
| 48 | .read = ich_spi_read, |
| 49 | .write_256 = ich_spi_write_256, |
| 50 | }, |
| 51 | |
| 52 | { /* SPI_CONTROLLER_ICH9 */ |
| 53 | .command = ich_spi_send_command, |
| 54 | .multicommand = ich_spi_send_multicommand, |
| 55 | .read = ich_spi_read, |
| 56 | .write_256 = ich_spi_write_256, |
| 57 | }, |
| 58 | |
| 59 | { /* SPI_CONTROLLER_IT87XX */ |
| 60 | .command = it8716f_spi_send_command, |
| 61 | .multicommand = default_spi_send_multicommand, |
| 62 | .read = it8716f_spi_chip_read, |
| 63 | .write_256 = it8716f_spi_chip_write_256, |
| 64 | }, |
| 65 | |
| 66 | { /* SPI_CONTROLLER_SB600 */ |
| 67 | .command = sb600_spi_send_command, |
| 68 | .multicommand = default_spi_send_multicommand, |
| 69 | .read = sb600_spi_read, |
| 70 | .write_256 = sb600_spi_write_1, |
| 71 | }, |
| 72 | |
| 73 | { /* SPI_CONTROLLER_VIA */ |
| 74 | .command = ich_spi_send_command, |
| 75 | .multicommand = ich_spi_send_multicommand, |
| 76 | .read = ich_spi_read, |
| 77 | .write_256 = ich_spi_write_256, |
| 78 | }, |
| 79 | |
| 80 | { /* SPI_CONTROLLER_WBSIO */ |
| 81 | .command = wbsio_spi_send_command, |
| 82 | .multicommand = default_spi_send_multicommand, |
| 83 | .read = wbsio_spi_read, |
| 84 | .write_256 = wbsio_spi_write_1, |
| 85 | }, |
Carl-Daniel Hailfinger | 66ef4e5 | 2009-12-13 22:28:00 +0000 | [diff] [blame] | 86 | #endif |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 87 | #endif |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 88 | |
Carl-Daniel Hailfinger | 7112772 | 2010-05-31 15:27:27 +0000 | [diff] [blame] | 89 | #if CONFIG_FT2232_SPI == 1 |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 90 | { /* SPI_CONTROLLER_FT2232 */ |
| 91 | .command = ft2232_spi_send_command, |
| 92 | .multicommand = default_spi_send_multicommand, |
| 93 | .read = ft2232_spi_read, |
| 94 | .write_256 = ft2232_spi_write_256, |
| 95 | }, |
Carl-Daniel Hailfinger | 3426ef6 | 2009-08-19 13:27:58 +0000 | [diff] [blame] | 96 | #endif |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 97 | |
Carl-Daniel Hailfinger | 7112772 | 2010-05-31 15:27:27 +0000 | [diff] [blame] | 98 | #if CONFIG_DUMMY == 1 |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 99 | { /* SPI_CONTROLLER_DUMMY */ |
| 100 | .command = dummy_spi_send_command, |
| 101 | .multicommand = default_spi_send_multicommand, |
| 102 | .read = NULL, |
| 103 | .write_256 = NULL, |
| 104 | }, |
Carl-Daniel Hailfinger | 4740c6f | 2009-09-16 10:09:21 +0000 | [diff] [blame] | 105 | #endif |
Carl-Daniel Hailfinger | 3426ef6 | 2009-08-19 13:27:58 +0000 | [diff] [blame] | 106 | |
Carl-Daniel Hailfinger | 7112772 | 2010-05-31 15:27:27 +0000 | [diff] [blame] | 107 | #if CONFIG_BUSPIRATE_SPI == 1 |
Carl-Daniel Hailfinger | 5cca01f | 2009-11-24 00:20:03 +0000 | [diff] [blame] | 108 | { /* SPI_CONTROLLER_BUSPIRATE */ |
| 109 | .command = buspirate_spi_send_command, |
| 110 | .multicommand = default_spi_send_multicommand, |
| 111 | .read = buspirate_spi_read, |
Carl-Daniel Hailfinger | 408e47a | 2010-03-22 03:30:58 +0000 | [diff] [blame] | 112 | .write_256 = buspirate_spi_write_256, |
Carl-Daniel Hailfinger | 5cca01f | 2009-11-24 00:20:03 +0000 | [diff] [blame] | 113 | }, |
| 114 | #endif |
| 115 | |
Carl-Daniel Hailfinger | 7112772 | 2010-05-31 15:27:27 +0000 | [diff] [blame] | 116 | #if CONFIG_DEDIPROG == 1 |
Carl-Daniel Hailfinger | d38fac8 | 2010-01-19 11:15:48 +0000 | [diff] [blame] | 117 | { /* SPI_CONTROLLER_DEDIPROG */ |
| 118 | .command = dediprog_spi_send_command, |
| 119 | .multicommand = default_spi_send_multicommand, |
| 120 | .read = dediprog_spi_read, |
| 121 | .write_256 = spi_chip_write_1, |
| 122 | }, |
| 123 | #endif |
| 124 | |
Carl-Daniel Hailfinger | 3426ef6 | 2009-08-19 13:27:58 +0000 | [diff] [blame] | 125 | {}, /* This entry corresponds to SPI_CONTROLLER_INVALID. */ |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 126 | }; |
| 127 | |
Carl-Daniel Hailfinger | 3426ef6 | 2009-08-19 13:27:58 +0000 | [diff] [blame] | 128 | const int spi_programmer_count = ARRAY_SIZE(spi_programmer); |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 129 | |
Carl-Daniel Hailfinger | d047829 | 2009-07-10 21:08:55 +0000 | [diff] [blame] | 130 | int spi_send_command(unsigned int writecnt, unsigned int readcnt, |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 131 | const unsigned char *writearr, unsigned char *readarr) |
Carl-Daniel Hailfinger | 3d94a0e | 2007-10-16 21:09:06 +0000 | [diff] [blame] | 132 | { |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 133 | if (!spi_programmer[spi_controller].command) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 134 | msg_perr("%s called, but SPI is unsupported on this " |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 135 | "hardware. Please report a bug.\n", __func__); |
| 136 | return 1; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 137 | } |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 138 | |
| 139 | return spi_programmer[spi_controller].command(writecnt, readcnt, |
| 140 | writearr, readarr); |
Carl-Daniel Hailfinger | 3d94a0e | 2007-10-16 21:09:06 +0000 | [diff] [blame] | 141 | } |
| 142 | |
Carl-Daniel Hailfinger | 26f7e64 | 2009-09-18 15:50:56 +0000 | [diff] [blame] | 143 | int spi_send_multicommand(struct spi_command *cmds) |
Carl-Daniel Hailfinger | d047829 | 2009-07-10 21:08:55 +0000 | [diff] [blame] | 144 | { |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 145 | if (!spi_programmer[spi_controller].multicommand) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 146 | msg_perr("%s called, but SPI is unsupported on this " |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 147 | "hardware. Please report a bug.\n", __func__); |
| 148 | return 1; |
Carl-Daniel Hailfinger | d047829 | 2009-07-10 21:08:55 +0000 | [diff] [blame] | 149 | } |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 150 | |
Carl-Daniel Hailfinger | 26f7e64 | 2009-09-18 15:50:56 +0000 | [diff] [blame] | 151 | return spi_programmer[spi_controller].multicommand(cmds); |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | int default_spi_send_command(unsigned int writecnt, unsigned int readcnt, |
| 155 | const unsigned char *writearr, unsigned char *readarr) |
| 156 | { |
| 157 | struct spi_command cmd[] = { |
| 158 | { |
| 159 | .writecnt = writecnt, |
| 160 | .readcnt = readcnt, |
| 161 | .writearr = writearr, |
| 162 | .readarr = readarr, |
| 163 | }, { |
| 164 | .writecnt = 0, |
| 165 | .writearr = NULL, |
| 166 | .readcnt = 0, |
| 167 | .readarr = NULL, |
| 168 | }}; |
| 169 | |
| 170 | return spi_send_multicommand(cmd); |
| 171 | } |
| 172 | |
Carl-Daniel Hailfinger | 26f7e64 | 2009-09-18 15:50:56 +0000 | [diff] [blame] | 173 | int default_spi_send_multicommand(struct spi_command *cmds) |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 174 | { |
| 175 | int result = 0; |
Carl-Daniel Hailfinger | 26f7e64 | 2009-09-18 15:50:56 +0000 | [diff] [blame] | 176 | for (; (cmds->writecnt || cmds->readcnt) && !result; cmds++) { |
| 177 | result = spi_send_command(cmds->writecnt, cmds->readcnt, |
| 178 | cmds->writearr, cmds->readarr); |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 179 | } |
| 180 | return result; |
Carl-Daniel Hailfinger | d047829 | 2009-07-10 21:08:55 +0000 | [diff] [blame] | 181 | } |
| 182 | |
Carl-Daniel Hailfinger | cbf563c | 2009-06-16 08:55:44 +0000 | [diff] [blame] | 183 | int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len) |
Ronald Hoogenboom | 7ff530b | 2008-01-19 00:04:46 +0000 | [diff] [blame] | 184 | { |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 185 | if (!spi_programmer[spi_controller].read) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 186 | msg_perr("%s called, but SPI read is unsupported on this" |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 187 | " hardware. Please report a bug.\n", __func__); |
| 188 | return 1; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 191 | return spi_programmer[spi_controller].read(flash, buf, start, len); |
Ronald Hoogenboom | 7ff530b | 2008-01-19 00:04:46 +0000 | [diff] [blame] | 192 | } |
| 193 | |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 194 | /* |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 195 | * Program chip using page (256 bytes) programming. |
| 196 | * Some SPI masters can't do this, they use single byte programming instead. |
| 197 | */ |
Carl-Daniel Hailfinger | 8d49701 | 2009-05-09 02:34:18 +0000 | [diff] [blame] | 198 | int spi_chip_write_256(struct flashchip *flash, uint8_t *buf) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 199 | { |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 200 | if (!spi_programmer[spi_controller].write_256) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 201 | msg_perr("%s called, but SPI page write is unsupported " |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 202 | " on this hardware. Please report a bug.\n", __func__); |
| 203 | return 1; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 204 | } |
| 205 | |
Carl-Daniel Hailfinger | 02487aa | 2009-07-22 15:36:50 +0000 | [diff] [blame] | 206 | return spi_programmer[spi_controller].write_256(flash, buf); |
Carl-Daniel Hailfinger | 6b44496 | 2007-10-18 00:24:07 +0000 | [diff] [blame] | 207 | } |
Peter Stuge | fd9217d | 2009-01-26 03:37:40 +0000 | [diff] [blame] | 208 | |
Carl-Daniel Hailfinger | 80f3d05 | 2010-05-28 15:53:08 +0000 | [diff] [blame] | 209 | /* |
| 210 | * Get the lowest allowed address for read accesses. This often happens to |
| 211 | * be the lowest allowed address for all commands which take an address. |
| 212 | * This is a programmer limitation. |
| 213 | */ |
Carl-Daniel Hailfinger | 3e9dbea | 2009-05-13 11:40:08 +0000 | [diff] [blame] | 214 | uint32_t spi_get_valid_read_addr(void) |
| 215 | { |
Carl-Daniel Hailfinger | 80f3d05 | 2010-05-28 15:53:08 +0000 | [diff] [blame] | 216 | switch (spi_controller) { |
Carl-Daniel Hailfinger | 7112772 | 2010-05-31 15:27:27 +0000 | [diff] [blame] | 217 | #if CONFIG_INTERNAL == 1 |
Carl-Daniel Hailfinger | 80f3d05 | 2010-05-28 15:53:08 +0000 | [diff] [blame] | 218 | #if defined(__i386__) || defined(__x86_64__) |
| 219 | case SPI_CONTROLLER_ICH7: |
| 220 | /* Return BBAR for ICH chipsets. */ |
| 221 | return ichspi_bbar; |
| 222 | #endif |
| 223 | #endif |
| 224 | default: |
| 225 | return 0; |
| 226 | } |
Carl-Daniel Hailfinger | 3e9dbea | 2009-05-13 11:40:08 +0000 | [diff] [blame] | 227 | } |