blob: 3b5e50ea42d130e56eae86342612c686723a426e [file] [log] [blame]
Sean Nelson14ba6682010-02-26 05:48:29 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00004 * Copyright (C) 2007, 2008, 2009, 2010 Carl-Daniel Hailfinger
Sean Nelson14ba6682010-02-26 05:48:29 +00005 * Copyright (C) 2008 coresystems GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Sean Nelson14ba6682010-02-26 05:48:29 +000015 */
16
17/*
18 * Contains the common SPI chip driver functions
19 */
20
Nico Hubera3140d02017-10-15 11:20:58 +020021#include <stddef.h>
Sean Nelson14ba6682010-02-26 05:48:29 +000022#include <string.h>
Nico Hubera1672f82017-10-14 18:00:20 +020023#include <stdbool.h>
Sean Nelson14ba6682010-02-26 05:48:29 +000024#include "flash.h"
25#include "flashchips.h"
26#include "chipdrivers.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027#include "programmer.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000028#include "spi.h"
29
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000030static int spi_rdid(struct flashctx *flash, unsigned char *readarr, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000031{
Mathias Krausea60faab2011-01-17 07:50:42 +000032 static const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
Sean Nelson14ba6682010-02-26 05:48:29 +000033 int ret;
34 int i;
35
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000036 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000037 if (ret)
38 return ret;
Sean Nelsoned479d22010-03-24 23:14:32 +000039 msg_cspew("RDID returned");
Sean Nelson14ba6682010-02-26 05:48:29 +000040 for (i = 0; i < bytes; i++)
Sean Nelsoned479d22010-03-24 23:14:32 +000041 msg_cspew(" 0x%02x", readarr[i]);
42 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000043 return 0;
44}
45
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000046static int spi_rems(struct flashctx *flash, unsigned char *readarr)
Sean Nelson14ba6682010-02-26 05:48:29 +000047{
Nico Hubered098d62017-04-21 23:47:08 +020048 static const unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, };
Sean Nelson14ba6682010-02-26 05:48:29 +000049 int ret;
50
Nico Hubered098d62017-04-21 23:47:08 +020051 ret = spi_send_command(flash, sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000052 if (ret)
53 return ret;
Cristian Măgherușan-Stanciu9932c7b2011-07-07 19:56:58 +000054 msg_cspew("REMS returned 0x%02x 0x%02x. ", readarr[0], readarr[1]);
Sean Nelson14ba6682010-02-26 05:48:29 +000055 return 0;
56}
57
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000058static int spi_res(struct flashctx *flash, unsigned char *readarr, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000059{
Nico Hubered098d62017-04-21 23:47:08 +020060 static const unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, };
Sean Nelson14ba6682010-02-26 05:48:29 +000061 int ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000062 int i;
Sean Nelson14ba6682010-02-26 05:48:29 +000063
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000064 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000065 if (ret)
66 return ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000067 msg_cspew("RES returned");
68 for (i = 0; i < bytes; i++)
69 msg_cspew(" 0x%02x", readarr[i]);
70 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000071 return 0;
72}
73
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000074int spi_write_enable(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +000075{
Mathias Krausea60faab2011-01-17 07:50:42 +000076 static const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
Sean Nelson14ba6682010-02-26 05:48:29 +000077 int result;
78
79 /* Send WREN (Write Enable) */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000080 result = spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
Sean Nelson14ba6682010-02-26 05:48:29 +000081
82 if (result)
Sean Nelsoned479d22010-03-24 23:14:32 +000083 msg_cerr("%s failed\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +000084
85 return result;
86}
87
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000088int spi_write_disable(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +000089{
Mathias Krausea60faab2011-01-17 07:50:42 +000090 static const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
Sean Nelson14ba6682010-02-26 05:48:29 +000091
92 /* Send WRDI (Write Disable) */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000093 return spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
Sean Nelson14ba6682010-02-26 05:48:29 +000094}
95
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000096static int probe_spi_rdid_generic(struct flashctx *flash, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000097{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +000098 const struct flashchip *chip = flash->chip;
Sean Nelson14ba6682010-02-26 05:48:29 +000099 unsigned char readarr[4];
100 uint32_t id1;
101 uint32_t id2;
102
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000103 if (spi_rdid(flash, readarr, bytes)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000104 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000105 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000106
107 if (!oddparity(readarr[0]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000108 msg_cdbg("RDID byte 0 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000109
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000110 /* Check if this is a continuation vendor ID.
111 * FIXME: Handle continuation device IDs.
112 */
Sean Nelson14ba6682010-02-26 05:48:29 +0000113 if (readarr[0] == 0x7f) {
114 if (!oddparity(readarr[1]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000115 msg_cdbg("RDID byte 1 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000116 id1 = (readarr[0] << 8) | readarr[1];
117 id2 = readarr[2];
118 if (bytes > 3) {
119 id2 <<= 8;
120 id2 |= readarr[3];
121 }
122 } else {
123 id1 = readarr[0];
124 id2 = (readarr[1] << 8) | readarr[2];
125 }
126
Sean Nelsoned479d22010-03-24 23:14:32 +0000127 msg_cdbg("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000128
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000129 if (id1 == chip->manufacture_id && id2 == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000130 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000131
132 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000133 if (id1 == chip->manufacture_id && GENERIC_DEVICE_ID == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000134 return 1;
135
136 /* Test if there is any vendor ID. */
Urja Rannikko0a5f6e42015-06-22 23:59:15 +0000137 if (GENERIC_MANUF_ID == chip->manufacture_id && id1 != 0xff && id1 != 0x00)
Sean Nelson14ba6682010-02-26 05:48:29 +0000138 return 1;
139
140 return 0;
141}
142
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000143int probe_spi_rdid(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000144{
145 return probe_spi_rdid_generic(flash, 3);
146}
147
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000148int probe_spi_rdid4(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000149{
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000150 /* Some SPI controllers do not support commands with writecnt=1 and
151 * readcnt=4.
152 */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000153 switch (flash->mst->spi.type) {
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000154#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000155#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000156 case SPI_CONTROLLER_IT87XX:
Sean Nelson14ba6682010-02-26 05:48:29 +0000157 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000158 msg_cinfo("4 byte RDID not supported on this SPI controller\n");
159 return 0;
160 break;
Sean Nelson14ba6682010-02-26 05:48:29 +0000161#endif
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000162#endif
Sean Nelson14ba6682010-02-26 05:48:29 +0000163 default:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000164 return probe_spi_rdid_generic(flash, 4);
Sean Nelson14ba6682010-02-26 05:48:29 +0000165 }
166
167 return 0;
168}
169
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000170int probe_spi_rems(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000171{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000172 const struct flashchip *chip = flash->chip;
Sean Nelson14ba6682010-02-26 05:48:29 +0000173 unsigned char readarr[JEDEC_REMS_INSIZE];
174 uint32_t id1, id2;
175
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000176 if (spi_rems(flash, readarr)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000177 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000178 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000179
180 id1 = readarr[0];
181 id2 = readarr[1];
182
Sean Nelsoned479d22010-03-24 23:14:32 +0000183 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000184
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000185 if (id1 == chip->manufacture_id && id2 == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000186 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000187
188 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000189 if (id1 == chip->manufacture_id && GENERIC_DEVICE_ID == chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000190 return 1;
191
192 /* Test if there is any vendor ID. */
Urja Rannikko0a5f6e42015-06-22 23:59:15 +0000193 if (GENERIC_MANUF_ID == chip->manufacture_id && id1 != 0xff && id1 != 0x00)
Sean Nelson14ba6682010-02-26 05:48:29 +0000194 return 1;
195
196 return 0;
197}
198
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000199int probe_spi_res1(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000200{
Mathias Krausea60faab2011-01-17 07:50:42 +0000201 static const unsigned char allff[] = {0xff, 0xff, 0xff};
202 static const unsigned char all00[] = {0x00, 0x00, 0x00};
Sean Nelson14ba6682010-02-26 05:48:29 +0000203 unsigned char readarr[3];
204 uint32_t id2;
Sean Nelson14ba6682010-02-26 05:48:29 +0000205
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000206 /* We only want one-byte RES if RDID and REMS are unusable. */
207
Sean Nelson14ba6682010-02-26 05:48:29 +0000208 /* Check if RDID is usable and does not return 0xff 0xff 0xff or
209 * 0x00 0x00 0x00. In that case, RES is pointless.
210 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000211 if (!spi_rdid(flash, readarr, 3) && memcmp(readarr, allff, 3) &&
Sean Nelson14ba6682010-02-26 05:48:29 +0000212 memcmp(readarr, all00, 3)) {
213 msg_cdbg("Ignoring RES in favour of RDID.\n");
214 return 0;
215 }
216 /* Check if REMS is usable and does not return 0xff 0xff or
217 * 0x00 0x00. In that case, RES is pointless.
218 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000219 if (!spi_rems(flash, readarr) &&
220 memcmp(readarr, allff, JEDEC_REMS_INSIZE) &&
Sean Nelson14ba6682010-02-26 05:48:29 +0000221 memcmp(readarr, all00, JEDEC_REMS_INSIZE)) {
222 msg_cdbg("Ignoring RES in favour of REMS.\n");
223 return 0;
224 }
225
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000226 if (spi_res(flash, readarr, 1)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000227 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000228 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000229
Sean Nelson14ba6682010-02-26 05:48:29 +0000230 id2 = readarr[0];
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000231
Sean Nelsoned479d22010-03-24 23:14:32 +0000232 msg_cdbg("%s: id 0x%x\n", __func__, id2);
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000233
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000234 if (id2 != flash->chip->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000235 return 0;
236
Sean Nelson14ba6682010-02-26 05:48:29 +0000237 return 1;
238}
239
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000240int probe_spi_res2(struct flashctx *flash)
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000241{
242 unsigned char readarr[2];
243 uint32_t id1, id2;
244
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000245 if (spi_res(flash, readarr, 2)) {
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000246 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000247 }
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000248
249 id1 = readarr[0];
250 id2 = readarr[1];
251
252 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
253
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000254 if (id1 != flash->chip->manufacture_id || id2 != flash->chip->model_id)
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000255 return 0;
256
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000257 return 1;
258}
259
Stefan Tauner3f5e35d2013-04-19 01:58:33 +0000260int probe_spi_res3(struct flashctx *flash)
261{
262 unsigned char readarr[3];
263 uint32_t id1, id2;
264
265 if (spi_res(flash, readarr, 3)) {
266 return 0;
267 }
268
269 id1 = (readarr[0] << 8) | readarr[1];
270 id2 = readarr[2];
271
272 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
273
274 if (id1 != flash->chip->manufacture_id || id2 != flash->chip->model_id)
275 return 0;
276
277 return 1;
278}
279
Stefan Tauner57794ac2012-12-29 15:04:20 +0000280/* Only used for some Atmel chips. */
281int probe_spi_at25f(struct flashctx *flash)
282{
283 static const unsigned char cmd[AT25F_RDID_OUTSIZE] = { AT25F_RDID };
284 unsigned char readarr[AT25F_RDID_INSIZE];
285 uint32_t id1;
286 uint32_t id2;
287
288 if (spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr))
289 return 0;
290
291 id1 = readarr[0];
292 id2 = readarr[1];
293
294 msg_cdbg("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
295
296 if (id1 == flash->chip->manufacture_id && id2 == flash->chip->model_id)
297 return 1;
298
299 return 0;
300}
301
Nico Huber0ecbacb2017-10-14 16:50:43 +0200302static int spi_poll_wip(struct flashctx *const flash, const unsigned int poll_delay)
303{
304 /* FIXME: We can't tell if spi_read_status_register() failed. */
305 /* FIXME: We don't time out. */
306 while (spi_read_status_register(flash) & SPI_SR_WIP)
307 programmer_delay(poll_delay);
308 /* FIXME: Check the status register for errors. */
309 return 0;
310}
311
Nico Hubera3140d02017-10-15 11:20:58 +0200312/**
313 * Execute WREN plus another one byte `op`, optionally poll WIP afterwards.
314 *
315 * @param flash the flash chip's context
316 * @param op the operation to execute
317 * @param poll_delay interval in us for polling WIP, don't poll if zero
318 * @return 0 on success, non-zero otherwise
319 */
320static int spi_simple_write_cmd(struct flashctx *const flash, const uint8_t op, const unsigned int poll_delay)
Sean Nelson14ba6682010-02-26 05:48:29 +0000321{
Sean Nelson14ba6682010-02-26 05:48:29 +0000322 struct spi_command cmds[] = {
323 {
Nico Hubera3140d02017-10-15 11:20:58 +0200324 .writecnt = 1,
325 .writearr = (const unsigned char[]){ JEDEC_WREN },
Sean Nelson14ba6682010-02-26 05:48:29 +0000326 }, {
Nico Hubera3140d02017-10-15 11:20:58 +0200327 .writecnt = 1,
328 .writearr = (const unsigned char[]){ op },
329 },
330 NULL_SPI_CMD,
331 };
332
333 const int result = spi_send_multicommand(flash, cmds);
334 if (result)
335 msg_cerr("%s failed during command execution\n", __func__);
336
Nico Huber0ecbacb2017-10-14 16:50:43 +0200337 const int status = poll_delay ? spi_poll_wip(flash, poll_delay) : 0;
Nico Hubera3140d02017-10-15 11:20:58 +0200338
Nico Huber0ecbacb2017-10-14 16:50:43 +0200339 return result ? result : status;
340}
341
Nico Huber7e3c81a2017-10-14 18:56:50 +0200342static int spi_write_extended_address_register(struct flashctx *const flash, const uint8_t regdata)
343{
Nico Huber57dbd642018-03-13 18:01:05 +0100344 const uint8_t op = flash->chip->wrea_override ? : JEDEC_WRITE_EXT_ADDR_REG;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200345 struct spi_command cmds[] = {
346 {
347 .writecnt = 1,
348 .writearr = (const unsigned char[]){ JEDEC_WREN },
349 }, {
350 .writecnt = 2,
Nico Huber57dbd642018-03-13 18:01:05 +0100351 .writearr = (const unsigned char[]){ op, regdata },
Nico Huber7e3c81a2017-10-14 18:56:50 +0200352 },
353 NULL_SPI_CMD,
354 };
355
356 const int result = spi_send_multicommand(flash, cmds);
357 if (result)
358 msg_cerr("%s failed during command execution\n", __func__);
359 return result;
360}
361
Nico Huberf43c6542017-10-14 17:47:28 +0200362static int spi_set_extended_address(struct flashctx *const flash, const uint8_t addr_high)
363{
364 if (flash->address_high_byte != addr_high &&
365 spi_write_extended_address_register(flash, addr_high))
366 return -1;
367 flash->address_high_byte = addr_high;
368 return 0;
369}
370
Nico Hubera1672f82017-10-14 18:00:20 +0200371static int spi_prepare_address(struct flashctx *const flash, uint8_t cmd_buf[],
372 const bool native_4ba, const unsigned int addr)
Nico Huber0ecbacb2017-10-14 16:50:43 +0200373{
Nico Hubera1672f82017-10-14 18:00:20 +0200374 if (native_4ba || flash->in_4ba_mode) {
Nico Huber1cf407b2017-11-10 20:18:23 +0100375 if (!spi_master_4ba(flash)) {
376 msg_cwarn("4-byte address requested but master can't handle 4-byte addresses.\n");
377 return -1;
378 }
Nico Huberf43c6542017-10-14 17:47:28 +0200379 cmd_buf[1] = (addr >> 24) & 0xff;
380 cmd_buf[2] = (addr >> 16) & 0xff;
381 cmd_buf[3] = (addr >> 8) & 0xff;
382 cmd_buf[4] = (addr >> 0) & 0xff;
383 return 4;
384 } else {
385 if (flash->chip->feature_bits & FEATURE_4BA_EXT_ADDR) {
386 if (spi_set_extended_address(flash, addr >> 24))
387 return -1;
Nico Huber1cf407b2017-11-10 20:18:23 +0100388 } else if (addr >> 24) {
389 msg_cerr("Can't handle 4-byte address for opcode '0x%02x'\n"
390 "with this chip/programmer combination.\n", cmd_buf[0]);
391 return -1;
Nico Huberf43c6542017-10-14 17:47:28 +0200392 }
393 cmd_buf[1] = (addr >> 16) & 0xff;
394 cmd_buf[2] = (addr >> 8) & 0xff;
395 cmd_buf[3] = (addr >> 0) & 0xff;
396 return 3;
397 }
Nico Huber0ecbacb2017-10-14 16:50:43 +0200398}
399
400/**
401 * Execute WREN plus another `op` that takes an address and
402 * optional data, poll WIP afterwards.
403 *
404 * @param flash the flash chip's context
405 * @param op the operation to execute
Nico Hubera1672f82017-10-14 18:00:20 +0200406 * @param native_4ba whether `op` always takes a 4-byte address
Nico Huber0ecbacb2017-10-14 16:50:43 +0200407 * @param addr the address parameter to `op`
408 * @param out_bytes bytes to send after the address,
409 * may be NULL if and only if `out_bytes` is 0
410 * @param out_bytes number of bytes to send, 256 at most, may be zero
411 * @param poll_delay interval in us for polling WIP
412 * @return 0 on success, non-zero otherwise
413 */
Nico Hubera1672f82017-10-14 18:00:20 +0200414static int spi_write_cmd(struct flashctx *const flash, const uint8_t op,
415 const bool native_4ba, const unsigned int addr,
Nico Huber0ecbacb2017-10-14 16:50:43 +0200416 const uint8_t *const out_bytes, const size_t out_len,
417 const unsigned int poll_delay)
418{
419 uint8_t cmd[1 + JEDEC_MAX_ADDR_LEN + 256];
420 struct spi_command cmds[] = {
421 {
422 .writecnt = 1,
423 .writearr = (const unsigned char[]){ JEDEC_WREN },
424 }, {
425 .writearr = cmd,
426 },
427 NULL_SPI_CMD,
428 };
429
430 cmd[0] = op;
Nico Hubera1672f82017-10-14 18:00:20 +0200431 const int addr_len = spi_prepare_address(flash, cmd, native_4ba, addr);
Nico Huber0ecbacb2017-10-14 16:50:43 +0200432 if (addr_len < 0)
433 return 1;
434
435 if (1 + addr_len + out_len > sizeof(cmd)) {
436 msg_cerr("%s called for too long a write\n", __func__);
437 return 1;
438 }
439
440 memcpy(cmd + 1 + addr_len, out_bytes, out_len);
441 cmds[1].writecnt = 1 + addr_len + out_len;
442
443 const int result = spi_send_multicommand(flash, cmds);
444 if (result)
445 msg_cerr("%s failed during command execution at address 0x%x\n", __func__, addr);
446
447 const int status = spi_poll_wip(flash, poll_delay);
448
449 return result ? result : status;
Nico Hubera3140d02017-10-15 11:20:58 +0200450}
451
452int spi_chip_erase_60(struct flashctx *flash)
453{
454 /* This usually takes 1-85s, so wait in 1s steps. */
455 return spi_simple_write_cmd(flash, 0x60, 1000 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000456}
457
Stefan Tauner3c0fcd02012-09-21 12:46:56 +0000458int spi_chip_erase_62(struct flashctx *flash)
459{
Nico Hubera3140d02017-10-15 11:20:58 +0200460 /* This usually takes 2-5s, so wait in 100ms steps. */
461 return spi_simple_write_cmd(flash, 0x62, 100 * 1000);
Stefan Tauner3c0fcd02012-09-21 12:46:56 +0000462}
463
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000464int spi_chip_erase_c7(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000465{
Nico Hubera3140d02017-10-15 11:20:58 +0200466 /* This usually takes 1-85s, so wait in 1s steps. */
467 return spi_simple_write_cmd(flash, 0xc7, 1000 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000468}
469
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000470int spi_block_erase_52(struct flashctx *flash, unsigned int addr,
471 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000472{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200473 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200474 return spi_write_cmd(flash, 0x52, false, addr, NULL, 0, 100 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000475}
476
477/* Block size is usually
Nikolay Nikolaev6f59b0b2013-06-28 21:29:51 +0000478 * 32M (one die) for Micron
479 */
480int spi_block_erase_c4(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
481{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200482 /* This usually takes 240-480s, so wait in 500ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200483 return spi_write_cmd(flash, 0xc4, false, addr, NULL, 0, 500 * 1000);
Nikolay Nikolaev6f59b0b2013-06-28 21:29:51 +0000484}
485
486/* Block size is usually
Sean Nelson14ba6682010-02-26 05:48:29 +0000487 * 64k for Macronix
488 * 32k for SST
489 * 4-32k non-uniform for EON
490 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000491int spi_block_erase_d8(struct flashctx *flash, unsigned int addr,
492 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000493{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200494 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200495 return spi_write_cmd(flash, 0xd8, false, addr, NULL, 0, 100 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000496}
497
498/* Block size is usually
499 * 4k for PMC
500 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000501int spi_block_erase_d7(struct flashctx *flash, unsigned int addr,
502 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000503{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200504 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200505 return spi_write_cmd(flash, 0xd7, false, addr, NULL, 0, 100 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000506}
507
Nikolay Nikolaev579f1e02013-06-28 21:28:37 +0000508/* Page erase (usually 256B blocks) */
509int spi_block_erase_db(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
510{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200511 /* This takes up to 20ms usually (on worn out devices
512 up to the 0.5s range), so wait in 1ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200513 return spi_write_cmd(flash, 0xdb, false, addr, NULL, 0, 1 * 1000);
Nikolay Nikolaev579f1e02013-06-28 21:28:37 +0000514}
515
Sean Nelson14ba6682010-02-26 05:48:29 +0000516/* Sector size is usually 4k, though Macronix eliteflash has 64k */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000517int spi_block_erase_20(struct flashctx *flash, unsigned int addr,
518 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000519{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200520 /* This usually takes 15-800ms, so wait in 10ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200521 return spi_write_cmd(flash, 0x20, false, addr, NULL, 0, 10 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000522}
523
Stefan Tauner94b39b42012-10-27 00:06:02 +0000524int spi_block_erase_50(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
525{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200526 /* This usually takes 10ms, so wait in 1ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200527 return spi_write_cmd(flash, 0x50, false, addr, NULL, 0, 1 * 1000);
Stefan Tauner94b39b42012-10-27 00:06:02 +0000528}
529
530int spi_block_erase_81(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
531{
Nico Huber0ecbacb2017-10-14 16:50:43 +0200532 /* This usually takes 8ms, so wait in 1ms steps. */
Nico Hubera1672f82017-10-14 18:00:20 +0200533 return spi_write_cmd(flash, 0x81, false, addr, NULL, 0, 1 * 1000);
Stefan Tauner94b39b42012-10-27 00:06:02 +0000534}
535
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000536int spi_block_erase_60(struct flashctx *flash, unsigned int addr,
537 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000538{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000539 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000540 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000541 __func__);
542 return -1;
543 }
544 return spi_chip_erase_60(flash);
545}
546
Stefan Tauner3c0fcd02012-09-21 12:46:56 +0000547int spi_block_erase_62(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
548{
549 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
550 msg_cerr("%s called with incorrect arguments\n",
551 __func__);
552 return -1;
553 }
554 return spi_chip_erase_62(flash);
555}
556
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000557int spi_block_erase_c7(struct flashctx *flash, unsigned int addr,
558 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000559{
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000560 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000561 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000562 __func__);
563 return -1;
564 }
565 return spi_chip_erase_c7(flash);
566}
567
Nico Huber7e3c81a2017-10-14 18:56:50 +0200568/* Erase 4 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes) */
569int spi_block_erase_21(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
570{
571 /* This usually takes 15-800ms, so wait in 10ms steps. */
572 return spi_write_cmd(flash, 0x21, true, addr, NULL, 0, 10 * 1000);
573}
574
575/* Erase 32 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes) */
576int spi_block_erase_5c(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
577{
578 /* This usually takes 100-4000ms, so wait in 100ms steps. */
579 return spi_write_cmd(flash, 0x5c, true, addr, NULL, 0, 100 * 1000);
580}
581
582/* Erase 64 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes) */
583int spi_block_erase_dc(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
584{
585 /* This usually takes 100-4000ms, so wait in 100ms steps. */
586 return spi_write_cmd(flash, 0xdc, true, addr, NULL, 0, 100 * 1000);
587}
588
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000589erasefunc_t *spi_get_erasefn_from_opcode(uint8_t opcode)
590{
591 switch(opcode){
592 case 0xff:
593 case 0x00:
594 /* Not specified, assuming "not supported". */
595 return NULL;
596 case 0x20:
597 return &spi_block_erase_20;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200598 case 0x21:
599 return &spi_block_erase_21;
Stefan Tauner730e7e72013-05-01 14:04:19 +0000600 case 0x50:
601 return &spi_block_erase_50;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000602 case 0x52:
603 return &spi_block_erase_52;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200604 case 0x5c:
605 return &spi_block_erase_5c;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000606 case 0x60:
607 return &spi_block_erase_60;
Stefan Tauner730e7e72013-05-01 14:04:19 +0000608 case 0x62:
609 return &spi_block_erase_62;
610 case 0x81:
611 return &spi_block_erase_81;
Nikolay Nikolaev6f59b0b2013-06-28 21:29:51 +0000612 case 0xc4:
613 return &spi_block_erase_c4;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000614 case 0xc7:
615 return &spi_block_erase_c7;
616 case 0xd7:
617 return &spi_block_erase_d7;
618 case 0xd8:
619 return &spi_block_erase_d8;
Nikolay Nikolaev579f1e02013-06-28 21:28:37 +0000620 case 0xdb:
621 return &spi_block_erase_db;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200622 case 0xdc:
623 return &spi_block_erase_dc;
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000624 default:
625 msg_cinfo("%s: unknown erase opcode (0x%02x). Please report "
626 "this at flashrom@flashrom.org\n", __func__, opcode);
627 return NULL;
628 }
629}
630
Nico Huber0ecbacb2017-10-14 16:50:43 +0200631static int spi_nbyte_program(struct flashctx *flash, unsigned int addr, const uint8_t *bytes, unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000632{
Nico Huber1cf407b2017-11-10 20:18:23 +0100633 const bool native_4ba = flash->chip->feature_bits & FEATURE_4BA_WRITE && spi_master_4ba(flash);
Nico Hubera1672f82017-10-14 18:00:20 +0200634 const uint8_t op = native_4ba ? JEDEC_BYTE_PROGRAM_4BA : JEDEC_BYTE_PROGRAM;
635 return spi_write_cmd(flash, op, native_4ba, addr, bytes, len, 10);
Sean Nelson14ba6682010-02-26 05:48:29 +0000636}
637
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000638int spi_nbyte_read(struct flashctx *flash, unsigned int address, uint8_t *bytes,
639 unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000640{
Nico Huber1cf407b2017-11-10 20:18:23 +0100641 const bool native_4ba = flash->chip->feature_bits & FEATURE_4BA_READ && spi_master_4ba(flash);
Nico Hubera1672f82017-10-14 18:00:20 +0200642 uint8_t cmd[1 + JEDEC_MAX_ADDR_LEN] = { native_4ba ? JEDEC_READ_4BA : JEDEC_READ, };
Nico Huber0ecbacb2017-10-14 16:50:43 +0200643
Nico Hubera1672f82017-10-14 18:00:20 +0200644 const int addr_len = spi_prepare_address(flash, cmd, native_4ba, address);
Nico Huber0ecbacb2017-10-14 16:50:43 +0200645 if (addr_len < 0)
646 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000647
648 /* Send Read */
Nico Huber0ecbacb2017-10-14 16:50:43 +0200649 return spi_send_command(flash, 1 + addr_len, len, cmd, bytes);
Sean Nelson14ba6682010-02-26 05:48:29 +0000650}
651
652/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000653 * Read a part of the flash chip.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000654 * FIXME: Use the chunk code from Michael Karcher instead.
Urja Rannikko731316a2017-06-15 13:32:01 +0300655 * Each naturally aligned area is read separately in chunks with a maximum size of chunksize.
Sean Nelson14ba6682010-02-26 05:48:29 +0000656 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000657int spi_read_chunked(struct flashctx *flash, uint8_t *buf, unsigned int start,
658 unsigned int len, unsigned int chunksize)
Sean Nelson14ba6682010-02-26 05:48:29 +0000659{
660 int rc = 0;
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000661 unsigned int i, j, starthere, lenhere, toread;
Urja Rannikko731316a2017-06-15 13:32:01 +0300662 /* Limit for multi-die 4-byte-addressing chips. */
663 unsigned int area_size = min(flash->chip->total_size * 1024, 16 * 1024 * 1024);
Sean Nelson14ba6682010-02-26 05:48:29 +0000664
665 /* Warning: This loop has a very unusual condition and body.
Urja Rannikko731316a2017-06-15 13:32:01 +0300666 * The loop needs to go through each area with at least one affected
667 * byte. The lowest area number is (start / area_size) since that
668 * division rounds down. The highest area number we want is the area
Sean Nelson14ba6682010-02-26 05:48:29 +0000669 * where the last byte of the range lives. That last byte has the
Urja Rannikko731316a2017-06-15 13:32:01 +0300670 * address (start + len - 1), thus the highest area number is
671 * (start + len - 1) / area_size. Since we want to include that last
672 * area as well, the loop condition uses <=.
Sean Nelson14ba6682010-02-26 05:48:29 +0000673 */
Urja Rannikko731316a2017-06-15 13:32:01 +0300674 for (i = start / area_size; i <= (start + len - 1) / area_size; i++) {
675 /* Byte position of the first byte in the range in this area. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000676 /* starthere is an offset to the base address of the chip. */
Urja Rannikko731316a2017-06-15 13:32:01 +0300677 starthere = max(start, i * area_size);
678 /* Length of bytes in the range in this area. */
679 lenhere = min(start + len, (i + 1) * area_size) - starthere;
Sean Nelson14ba6682010-02-26 05:48:29 +0000680 for (j = 0; j < lenhere; j += chunksize) {
681 toread = min(chunksize, lenhere - j);
Nico Huber7a077222017-10-14 18:18:30 +0200682 rc = spi_nbyte_read(flash, starthere + j, buf + starthere - start + j, toread);
Sean Nelson14ba6682010-02-26 05:48:29 +0000683 if (rc)
684 break;
685 }
686 if (rc)
687 break;
688 }
689
690 return rc;
691}
692
693/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000694 * Write a part of the flash chip.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000695 * FIXME: Use the chunk code from Michael Karcher instead.
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000696 * Each page is written separately in chunks with a maximum size of chunksize.
697 */
Mark Marshallf20b7be2014-05-09 21:16:21 +0000698int spi_write_chunked(struct flashctx *flash, const uint8_t *buf, unsigned int start,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000699 unsigned int len, unsigned int chunksize)
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000700{
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000701 unsigned int i, j, starthere, lenhere, towrite;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000702 /* FIXME: page_size is the wrong variable. We need max_writechunk_size
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000703 * in struct flashctx to do this properly. All chips using
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000704 * spi_chip_write_256 have page_size set to max_writechunk_size, so
705 * we're OK for now.
706 */
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000707 unsigned int page_size = flash->chip->page_size;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000708
709 /* Warning: This loop has a very unusual condition and body.
710 * The loop needs to go through each page with at least one affected
711 * byte. The lowest page number is (start / page_size) since that
712 * division rounds down. The highest page number we want is the page
713 * where the last byte of the range lives. That last byte has the
714 * address (start + len - 1), thus the highest page number is
715 * (start + len - 1) / page_size. Since we want to include that last
716 * page as well, the loop condition uses <=.
717 */
718 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
719 /* Byte position of the first byte in the range in this page. */
720 /* starthere is an offset to the base address of the chip. */
721 starthere = max(start, i * page_size);
722 /* Length of bytes in the range in this page. */
723 lenhere = min(start + len, (i + 1) * page_size) - starthere;
724 for (j = 0; j < lenhere; j += chunksize) {
Nico Huber7a077222017-10-14 18:18:30 +0200725 int rc;
726
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000727 towrite = min(chunksize, lenhere - j);
Nico Huber7a077222017-10-14 18:18:30 +0200728 rc = spi_nbyte_program(flash, starthere + j, buf + starthere - start + j, towrite);
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000729 if (rc)
Nico Huber7a077222017-10-14 18:18:30 +0200730 return rc;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000731 }
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000732 }
733
Nico Huber7a077222017-10-14 18:18:30 +0200734 return 0;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000735}
736
737/*
Sean Nelson14ba6682010-02-26 05:48:29 +0000738 * Program chip using byte programming. (SLOW!)
739 * This is for chips which can only handle one byte writes
740 * and for chips where memory mapped programming is impossible
741 * (e.g. due to size constraints in IT87* for over 512 kB)
742 */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000743/* real chunksize is 1, logical chunksize is 1 */
Mark Marshallf20b7be2014-05-09 21:16:21 +0000744int spi_chip_write_1(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000745{
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000746 unsigned int i;
Sean Nelson14ba6682010-02-26 05:48:29 +0000747
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000748 for (i = start; i < start + len; i++) {
Nico Huber7a077222017-10-14 18:18:30 +0200749 if (spi_nbyte_program(flash, i, buf + i - start, 1))
Sean Nelson14ba6682010-02-26 05:48:29 +0000750 return 1;
Sean Nelson14ba6682010-02-26 05:48:29 +0000751 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000752 return 0;
753}
754
Mark Marshallf20b7be2014-05-09 21:16:21 +0000755int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len)
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000756{
757 uint32_t pos = start;
Sean Nelson14ba6682010-02-26 05:48:29 +0000758 int result;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000759 unsigned char cmd[JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE] = {
760 JEDEC_AAI_WORD_PROGRAM,
761 };
Sean Nelson14ba6682010-02-26 05:48:29 +0000762
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000763 switch (flash->mst->spi.type) {
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000764#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000765#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000766 case SPI_CONTROLLER_IT87XX:
Sean Nelson14ba6682010-02-26 05:48:29 +0000767 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000768 msg_perr("%s: impossible with this SPI controller,"
Sean Nelson14ba6682010-02-26 05:48:29 +0000769 " degrading to byte program\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000770 return spi_chip_write_1(flash, buf, start, len);
Sean Nelson14ba6682010-02-26 05:48:29 +0000771#endif
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000772#endif
Sean Nelson14ba6682010-02-26 05:48:29 +0000773 default:
774 break;
775 }
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000776
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000777 /* The even start address and even length requirements can be either
778 * honored outside this function, or we can call spi_byte_program
779 * for the first and/or last byte and use AAI for the rest.
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000780 * FIXME: Move this to generic code.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000781 */
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000782 /* The data sheet requires a start address with the low bit cleared. */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000783 if (start % 2) {
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000784 msg_cerr("%s: start address not even! Please report a bug at "
785 "flashrom@flashrom.org\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000786 if (spi_chip_write_1(flash, buf, start, start % 2))
787 return SPI_GENERIC_ERROR;
788 pos += start % 2;
789 /* Do not return an error for now. */
790 //return SPI_GENERIC_ERROR;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000791 }
792 /* The data sheet requires total AAI write length to be even. */
793 if (len % 2) {
794 msg_cerr("%s: total write length not even! Please report a "
795 "bug at flashrom@flashrom.org\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000796 /* Do not return an error for now. */
797 //return SPI_GENERIC_ERROR;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000798 }
799
Nico Hubera1672f82017-10-14 18:00:20 +0200800 result = spi_write_cmd(flash, JEDEC_AAI_WORD_PROGRAM, false, start, buf + pos - start, 2, 10);
Nico Huber0ecbacb2017-10-14 16:50:43 +0200801 if (result)
Stefan Reinauer87ace662014-04-26 16:12:55 +0000802 goto bailout;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000803
804 /* We already wrote 2 bytes in the multicommand step. */
805 pos += 2;
806
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000807 /* Are there at least two more bytes to write? */
808 while (pos < start + len - 1) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000809 cmd[1] = buf[pos++ - start];
810 cmd[2] = buf[pos++ - start];
Stefan Reinauer87ace662014-04-26 16:12:55 +0000811 result = spi_send_command(flash, JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE, 0, cmd, NULL);
812 if (result != 0) {
813 msg_cerr("%s failed during followup AAI command execution: %d\n", __func__, result);
814 goto bailout;
815 }
Nico Huber0ecbacb2017-10-14 16:50:43 +0200816 if (spi_poll_wip(flash, 10))
817 goto bailout;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +0000818 }
819
Stefan Tauner59c4d792014-04-26 16:13:09 +0000820 /* Use WRDI to exit AAI mode. This needs to be done before issuing any other non-AAI command. */
821 result = spi_write_disable(flash);
822 if (result != 0) {
823 msg_cerr("%s failed to disable AAI mode.\n", __func__);
824 return SPI_GENERIC_ERROR;
825 }
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000826
827 /* Write remaining byte (if any). */
828 if (pos < start + len) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +0000829 if (spi_chip_write_1(flash, buf + pos - start, pos, pos % 2))
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +0000830 return SPI_GENERIC_ERROR;
831 pos += pos % 2;
832 }
833
Sean Nelson14ba6682010-02-26 05:48:29 +0000834 return 0;
Stefan Reinauer87ace662014-04-26 16:12:55 +0000835
836bailout:
Stefan Tauner59c4d792014-04-26 16:13:09 +0000837 result = spi_write_disable(flash);
838 if (result != 0)
839 msg_cerr("%s failed to disable AAI mode.\n", __func__);
Stefan Reinauer87ace662014-04-26 16:12:55 +0000840 return SPI_GENERIC_ERROR;
Sean Nelson14ba6682010-02-26 05:48:29 +0000841}
Nico Huber7e3c81a2017-10-14 18:56:50 +0200842
Nico Huberfe34d2a2017-11-10 21:10:20 +0100843static int spi_enter_exit_4ba(struct flashctx *const flash, const bool enter)
Nico Huber7e3c81a2017-10-14 18:56:50 +0200844{
Nico Huberfe34d2a2017-11-10 21:10:20 +0100845 const unsigned char cmd = enter ? JEDEC_ENTER_4_BYTE_ADDR_MODE : JEDEC_EXIT_4_BYTE_ADDR_MODE;
846 int ret = 1;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200847
Nico Huberfe34d2a2017-11-10 21:10:20 +0100848 if (flash->chip->feature_bits & FEATURE_4BA_ENTER)
849 ret = spi_send_command(flash, sizeof(cmd), 0, &cmd, NULL);
850 else if (flash->chip->feature_bits & FEATURE_4BA_ENTER_WREN)
851 ret = spi_simple_write_cmd(flash, cmd, 0);
852
Nico Huber7e3c81a2017-10-14 18:56:50 +0200853 if (!ret)
Nico Huberfe34d2a2017-11-10 21:10:20 +0100854 flash->in_4ba_mode = enter;
Nico Huber7e3c81a2017-10-14 18:56:50 +0200855 return ret;
856}
857
Nico Huberfe34d2a2017-11-10 21:10:20 +0100858int spi_enter_4ba(struct flashctx *const flash)
Nico Huber7e3c81a2017-10-14 18:56:50 +0200859{
Nico Huberfe34d2a2017-11-10 21:10:20 +0100860 return spi_enter_exit_4ba(flash, true);
Nico Huber7e3c81a2017-10-14 18:56:50 +0200861}
862
Nico Huberfe34d2a2017-11-10 21:10:20 +0100863int spi_exit_4ba(struct flashctx *flash)
Nico Huber7e3c81a2017-10-14 18:56:50 +0200864{
Nico Huberfe34d2a2017-11-10 21:10:20 +0100865 return spi_enter_exit_4ba(flash, false);
Nico Huber7e3c81a2017-10-14 18:56:50 +0200866}