blob: 9691748714318613bf139a6a28bcbde2fe93ada7 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegen97866082008-02-09 02:03:06 +00006 * Copyright (C) 2007-2008 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
27#include <stdio.h>
28#include <pci/pci.h>
29#include <stdint.h>
30#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000031#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000032#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000033
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000035 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000036 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000037/* Enter extended functions */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000038static void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000039{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000040 outb(0x87, port);
41 outb(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000043
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044/* Leave extended functions */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000045static void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000047 outb(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000048}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000049
Uwe Hermannffec5f32007-08-23 16:08:21 +000050/* General functions for reading/writing Winbond Super I/Os. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000051static unsigned char wbsio_read(uint16_t index, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000053 outb(reg, index);
Uwe Hermann372eeb52007-12-04 21:49:06 +000054 return inb(index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000056
Ronald G. Minnichfa496922007-10-12 21:22:40 +000057static void wbsio_write(uint16_t index, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000059 outb(reg, index);
Uwe Hermann372eeb52007-12-04 21:49:06 +000060 outb(data, index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000062
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063static void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000064{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000065 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000066
Ronald G. Minnichfa496922007-10-12 21:22:40 +000067 outb(reg, index);
Uwe Hermann372eeb52007-12-04 21:49:06 +000068 tmp = inb(index + 1) & ~mask;
69 outb(tmp | (data & mask), index + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000070}
71
Uwe Hermannffec5f32007-08-23 16:08:21 +000072/**
73 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000074 *
75 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +000076 * - Agami Aruma
77 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000078 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000079static int w83627hf_gpio24_raise(uint16_t index, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000080{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000081 w836xx_ext_enter(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000082
Uwe Hermann372eeb52007-12-04 21:49:06 +000083 /* Is this the W83627HF? */
84 if (wbsio_read(index, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000085 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Ronald G. Minnichfa496922007-10-12 21:22:40 +000086 name, wbsio_read(index, 0x20));
87 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000088 return -1;
89 }
90
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000091 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000092 wbsio_mask(index, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000093
Uwe Hermann372eeb52007-12-04 21:49:06 +000094 /* Select logical device 8: GPIO port 2 */
95 wbsio_write(index, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000096
Ronald G. Minnichfa496922007-10-12 21:22:40 +000097 wbsio_mask(index, 0x30, 0x01, 0x01); /* Activate logical device. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000098 wbsio_mask(index, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000099 wbsio_mask(index, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000100 wbsio_mask(index, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000101
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000102 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000103
104 return 0;
105}
106
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000107static int w83627hf_gpio24_raise_2e(const char *name)
108{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000109 /* TODO: Typo? Shouldn't this be 0x2e? */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000110 return w83627hf_gpio24_raise(0x2d, name);
111}
112
113/**
114 * Winbond W83627THF: GPIO 4, bit 4
115 *
116 * Suited for:
117 * - MSI K8N-NEO3
118 */
119static int w83627thf_gpio4_4_raise(uint16_t index, const char *name)
120{
121 w836xx_ext_enter(index);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000122
123 /* Is this the W83627THF? */
124 if (wbsio_read(index, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000125 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
126 name, wbsio_read(index, 0x20));
127 w836xx_ext_leave(index);
128 return -1;
129 }
130
131 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
132
Uwe Hermann372eeb52007-12-04 21:49:06 +0000133 wbsio_write(index, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
134 wbsio_mask(index, 0x30, 0x02, 0x02); /* Activate logical device. */
135 wbsio_mask(index, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
136 wbsio_mask(index, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
137 wbsio_mask(index, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000138
139 w836xx_ext_leave(index);
140
141 return 0;
142}
143
144static int w83627thf_gpio4_4_raise_4e(const char *name)
145{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000146 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000147}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148
Uwe Hermannffec5f32007-08-23 16:08:21 +0000149/**
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000150 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
151 *
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000152 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000153 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000154static int board_via_epia_m(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000155{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000156 struct pci_dev *dev;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000157 uint16_t base;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000158 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000159
Uwe Hermanna7e05482007-05-09 10:17:44 +0000160 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
161 if (!dev) {
Uwe Hermanna502dce2007-10-17 23:55:15 +0000162 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000163 return -1;
164 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000165
Uwe Hermanna7e05482007-05-09 10:17:44 +0000166 /* GPIO12-15 -> output */
167 val = pci_read_byte(dev, 0xE4);
168 val |= 0x10;
169 pci_write_byte(dev, 0xE4, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000170
Uwe Hermanna7e05482007-05-09 10:17:44 +0000171 /* Get Power Management IO address. */
172 base = pci_read_word(dev, 0x88) & 0xFF80;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000173
Uwe Hermann372eeb52007-12-04 21:49:06 +0000174 /* Enable GPIO15 which is connected to write protect. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000175 val = inb(base + 0x4D);
176 val |= 0x80;
177 outb(val, base + 0x4D);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000178
Uwe Hermanna7e05482007-05-09 10:17:44 +0000179 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000180}
181
Uwe Hermannffec5f32007-08-23 16:08:21 +0000182/**
Luc Verhaegen32707542007-07-04 17:51:49 +0000183 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000184 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
185 * - Tyan Tomcat K7M: AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000186 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000187static int board_asus_a7v8x_mx(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000188{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000189 struct pci_dev *dev;
190 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000191
Uwe Hermanna7e05482007-05-09 10:17:44 +0000192 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
Luc Verhaegen32707542007-07-04 17:51:49 +0000193 if (!dev)
194 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000195 if (!dev) {
Luc Verhaegen32707542007-07-04 17:51:49 +0000196 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000197 return -1;
198 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000199
Uwe Hermann372eeb52007-12-04 21:49:06 +0000200 /* This bit is marked reserved actually. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000201 val = pci_read_byte(dev, 0x59);
202 val &= 0x7F;
203 pci_write_byte(dev, 0x59, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Uwe Hermann372eeb52007-12-04 21:49:06 +0000205 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000206 w836xx_ext_enter(0x2E);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000207
Uwe Hermann372eeb52007-12-04 21:49:06 +0000208 if (!(wbsio_read(0x2E, 0x24) & 0x02)) /* Flash ROM enabled? */
209 wbsio_mask(0x2E, 0x24, 0x08, 0x08); /* Enable MEMW#. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000210
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000211 w836xx_ext_leave(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000212
Uwe Hermanna7e05482007-05-09 10:17:44 +0000213 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000214}
215
Uwe Hermannffec5f32007-08-23 16:08:21 +0000216/**
Luc Verhaegen97866082008-02-09 02:03:06 +0000217 * Suited for VIAs EPIA SP.
218 */
219static int board_via_epia_sp(const char *name)
220{
221 struct pci_dev *dev;
222 uint8_t val;
223
224 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
225 if (!dev) {
226 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
227 return -1;
228 }
229
230 /* All memory cycles, not just ROM ones, go to LPC */
231 val = pci_read_byte(dev, 0x59);
232 val &= ~0x80;
233 pci_write_byte(dev, 0x59, val);
234
235 return 0;
236}
237
238/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000239 * Suited for ASUS P5A.
240 *
241 * This is rather nasty code, but there's no way to do this cleanly.
242 * We're basically talking to some unknown device on SMBus, my guess
243 * is that it is the Winbond W83781D that lives near the DIP BIOS.
244 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000245static int board_asus_p5a(const char *name)
246{
247 uint8_t tmp;
248 int i;
249
250#define ASUSP5A_LOOP 5000
251
252 outb(0x00, 0xE807);
253 outb(0xEF, 0xE803);
254
255 outb(0xFF, 0xE800);
256
257 for (i = 0; i < ASUSP5A_LOOP; i++) {
258 outb(0xE1, 0xFF);
259 if (inb(0xE800) & 0x04)
260 break;
261 }
262
263 if (i == ASUSP5A_LOOP) {
264 printf("%s: Unable to contact device.\n", name);
265 return -1;
266 }
267
268 outb(0x20, 0xE801);
269 outb(0x20, 0xE1);
270
271 outb(0xFF, 0xE802);
272
273 for (i = 0; i < ASUSP5A_LOOP; i++) {
274 tmp = inb(0xE800);
275 if (tmp & 0x70)
276 break;
277 }
278
279 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
280 printf("%s: failed to read device.\n", name);
281 return -1;
282 }
283
284 tmp = inb(0xE804);
285 tmp &= ~0x02;
286
287 outb(0x00, 0xE807);
288 outb(0xEE, 0xE803);
289
290 outb(tmp, 0xE804);
291
292 outb(0xFF, 0xE800);
293 outb(0xE1, 0xFF);
294
295 outb(0x20, 0xE801);
296 outb(0x20, 0xE1);
297
298 outb(0xFF, 0xE802);
299
300 for (i = 0; i < ASUSP5A_LOOP; i++) {
301 tmp = inb(0xE800);
302 if (tmp & 0x70)
303 break;
304 }
305
306 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
307 printf("%s: failed to write to device.\n", name);
308 return -1;
309 }
310
311 return 0;
312}
313
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000314static int board_ibm_x3455(const char *name)
315{
316 uint8_t byte;
317
Uwe Hermanne823ee02007-06-05 15:02:18 +0000318 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000319 outb(0x45, 0xcd6);
320 byte = inb(0xcd7);
Uwe Hermanne823ee02007-06-05 15:02:18 +0000321 outb(byte | 0x20, 0xcd7);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000322
323 return 0;
324}
325
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000326/**
327 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
328 */
329static int board_epox_ep_bx3(const char *name)
330{
331 uint8_t tmp;
332
333 /* Raise GPIO22. */
334 tmp = inb(0x4036);
335 outb(tmp, 0xEB);
336
337 tmp |= 0x40;
338
339 outb(tmp, 0x4036);
340 outb(tmp, 0xEB);
341
342 return 0;
343}
344
Uwe Hermannffec5f32007-08-23 16:08:21 +0000345/**
Uwe Hermann372eeb52007-12-04 21:49:06 +0000346 * Suited for Acorp 6A815EPD.
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000347 */
348static int board_acorp_6a815epd(const char *name)
349{
350 struct pci_dev *dev;
351 uint16_t port;
352 uint8_t val;
353
354 dev = pci_dev_find(0x8086, 0x2440); /* Intel ICH2 LPC */
355 if (!dev) {
356 fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
357 return -1;
358 }
359
360 /* Use GPIOBASE register to find where the GPIO is mapped. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000361 port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000362
363 val = inb(port);
364 val |= 0x80; /* Top Block Lock -- pin 8 of PLCC32 */
365 val |= 0x40; /* Lower Blocks Lock -- pin 7 of PLCC32 */
366 outb(val, port);
367
368 return 0;
369}
370
371/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000372 * Suited for Artec Group DBE61 and DBE62.
373 */
374static int board_artecgroup_dbe6x(const char *name)
375{
376#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
377#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
378#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
379#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
380#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
381#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
382#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
383#define DBE6x_BOOT_LOC_FLASH (2)
384#define DBE6x_BOOT_LOC_FWHUB (3)
385
386 unsigned long msr[2];
387 int msr_fd;
388 unsigned long boot_loc;
389
390 msr_fd = open("/dev/cpu/0/msr", O_RDWR);
391 if (msr_fd == -1) {
392 perror("open /dev/cpu/0/msr");
393 return -1;
394 }
395
396 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
397 perror("lseek");
398 close(msr_fd);
399 return -1;
400 }
401
402 if (read(msr_fd, (void*) msr, 8) != 8) {
403 perror("read");
404 close(msr_fd);
405 return -1;
406 }
407
408 if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
409 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
410 boot_loc = DBE6x_BOOT_LOC_FWHUB;
411 else
412 boot_loc = DBE6x_BOOT_LOC_FLASH;
413
414 msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
415 msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
416 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
417
418 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
419 perror("lseek");
420 close(msr_fd);
421 return -1;
422 }
423
424 if (write(msr_fd, (void*) msr, 8) != 8) {
425 perror("write");
426 close(msr_fd);
427 return -1;
428 }
429
430 close(msr_fd);
431 return 0;
432}
433
Stefan Reinauerac378972008-03-17 22:59:40 +0000434static int board_kontron_986lcd_m(const char *name)
435{
436 struct pci_dev *dev;
437 uint16_t gpiobar;
438 uint32_t val;
439
440#define ICH7_GPIO_LVL2 0x38
441
442 dev = pci_dev_find(0x8086, 0x27b8); /* Intel ICH7 LPC */
443 if (!dev) {
444 // This will never happen on this board
445 fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
446 return -1;
447 }
448
449 /* Use GPIOBASE register to find where the GPIO is mapped. */
450 gpiobar = pci_read_word(dev, 0x48) & 0xfffc;
451
452 val = inl(gpiobar + ICH7_GPIO_LVL2); /* GP_LVL2 */
453 printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);
454
455 /* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
456 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
457 * bit 3 (0x08) = 0 #WP --> block locking = 1
458 * bit 3 (0x08) = 1 #WP --> block locking = 0
459 *
460 * To enable full block locking, you would do:
461 * val &= ~ ((1 << 2) | (1 << 3));
462 */
463 val |= (1 << 2) | (1 << 3);
464
465 outl(val, gpiobar + ICH7_GPIO_LVL2);
466
467 return 0;
468}
469
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000470/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000471 * We use 2 sets of IDs here, you're free to choose which is which. This
472 * is to provide a very high degree of certainty when matching a board on
473 * the basis of subsystem/card IDs. As not every vendor handles
474 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000475 *
Uwe Hermannffec5f32007-08-23 16:08:21 +0000476 * Keep the second set NULLed if it should be ignored.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000477 *
478 * Keep the subsystem IDs NULLed if they don't identify the board fully.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000479 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000480struct board_pciid_enable {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000481 /* Any device, but make it sensible, like the ISA bridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000482 uint16_t first_vendor;
483 uint16_t first_device;
484 uint16_t first_card_vendor;
485 uint16_t first_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000486
Uwe Hermanna7e05482007-05-09 10:17:44 +0000487 /* Any device, but make it sensible, like
Uwe Hermann372eeb52007-12-04 21:49:06 +0000488 * the host bridge. May be NULL.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000489 */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000490 uint16_t second_vendor;
491 uint16_t second_device;
492 uint16_t second_card_vendor;
493 uint16_t second_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000494
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000495 /* The vendor / part name from the coreboot table. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000496 const char *lb_vendor;
497 const char *lb_part;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000498
Uwe Hermann372eeb52007-12-04 21:49:06 +0000499 const char *name;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000500 int (*enable) (const char *name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000501};
502
503struct board_pciid_enable board_pciid_enables[] = {
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +0000504 {0x10de, 0x0360, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
Uwe Hermanna502dce2007-10-17 23:55:15 +0000505 "gigabyte", "m57sli", "GIGABYTE GA-M57SLI-S4", it87xx_probe_spi_flash},
Michael van der Kolff3385cb82007-10-16 21:18:43 +0000506 {0x10de, 0x03e0, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
Uwe Hermanna502dce2007-10-17 23:55:15 +0000507 "gigabyte", "m61p", "GIGABYTE GA-M61P-S3", it87xx_probe_spi_flash},
Ronald G. Minnich8484d5a2008-01-04 17:22:44 +0000508 {0x1039, 0x0761, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
509 "gigabyte", "2761gxdk", "GIGABYTE GA-2761GXDK", it87xx_probe_spi_flash},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000510 {0x1022, 0x7468, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000511 "iwill", "dk8_htx", "IWILL DK8-HTX", w83627hf_gpio24_raise_2e},
512 {0x10de, 0x005e, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
513 "msi", "k8n-neo3", "MSI K8N Neo3", w83627thf_gpio4_4_raise_4e},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000514 {0x1022, 0x746B, 0x1022, 0x36C0, 0x0000, 0x0000, 0x0000, 0x0000,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000515 "AGAMI", "ARUMA", "agami Aruma", w83627hf_gpio24_raise_2e},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000516 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01,
517 NULL, NULL, "VIA EPIA M/MII/...", board_via_epia_m},
518 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118,
519 NULL, NULL, "ASUS A7V8-MX SE", board_asus_a7v8x_mx},
Luc Verhaegen97866082008-02-09 02:03:06 +0000520 {0x1106, 0x3227, 0x1106, 0xAA01, 0x1106, 0x0259, 0x1106, 0xAA01,
521 NULL, NULL, "VIA EPIA SP", board_via_epia_sp},
Luc Verhaegen32707542007-07-04 17:51:49 +0000522 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498,
523 NULL, NULL, "Tyan Tomcat K7M", board_asus_a7v8x_mx},
Luc Verhaegen6b141752007-05-20 16:16:13 +0000524 {0x10B9, 0x1541, 0x0000, 0x0000, 0x10B9, 0x1533, 0x0000, 0x0000,
525 "asus", "p5a", "ASUS P5A", board_asus_p5a},
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000526 {0x1166, 0x0205, 0x1014, 0x0347, 0x0000, 0x0000, 0x0000, 0x0000,
527 "ibm", "x3455", "IBM x3455", board_ibm_x3455},
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000528 {0x8086, 0x7110, 0x0000, 0x0000, 0x8086, 0x7190, 0x0000, 0x0000,
529 "epox", "ep-bx3", "EPoX EP-BX3", board_epox_ep_bx3},
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000530 {0x8086, 0x1130, 0x0000, 0x0000, 0x105a, 0x0d30, 0x105a, 0x4d33,
531 "acorp", "6a815epd", "Acorp 6A815EPD", board_acorp_6a815epd},
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000532 {0x1022, 0x2090, 0x0000, 0x0000, 0x1022, 0x2080, 0x0000, 0x0000,
533 "artecgroup", "dbe61", "Artec Group DBE61", board_artecgroup_dbe6x},
534 {0x1022, 0x2090, 0x0000, 0x0000, 0x1022, 0x2080, 0x0000, 0x0000,
535 "artecgroup", "dbe62", "Artec Group DBE62", board_artecgroup_dbe6x},
Stefan Reinauerac378972008-03-17 22:59:40 +0000536 {0x8086, 0x27b8, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
537 "kontron", "986lcd-m", "Kontron 986LCD-M", board_kontron_986lcd_m},
Uwe Hermanna7e05482007-05-09 10:17:44 +0000538 {0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL} /* Keep this */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000539};
540
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000541void print_supported_boards(void)
542{
543 int i;
544
545 printf("\nSupported mainboards (this list is not exhaustive!):\n\n");
546
Uwe Hermann23c3d952008-03-13 18:41:07 +0000547 for (i = 0; board_pciid_enables[i].name != NULL; i++) {
548 if (board_pciid_enables[i].lb_vendor != NULL) {
549 printf("%s (-m %s:%s)\n", board_pciid_enables[i].name,
550 board_pciid_enables[i].lb_vendor,
551 board_pciid_enables[i].lb_part);
552 } else {
553 printf("%s (autodetected)\n",
554 board_pciid_enables[i].name);
555 }
556 }
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000557
558 printf("\nSee also: http://coreboot.org/Flashrom\n");
559}
560
Uwe Hermannffec5f32007-08-23 16:08:21 +0000561/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000562 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +0000563 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000564 */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000565static struct board_pciid_enable *board_match_coreboot_name(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000566{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000567 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000568 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000569
Uwe Hermanna7e05482007-05-09 10:17:44 +0000570 for (; board->name; board++) {
Peter Stuge6b53fed2008-01-27 16:21:21 +0000571 if (vendor && (!board->lb_vendor || strcmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000572 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000573
Uwe Hermanna7e05482007-05-09 10:17:44 +0000574 if (!board->lb_part || strcmp(board->lb_part, part))
575 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000576
Uwe Hermanna7e05482007-05-09 10:17:44 +0000577 if (!pci_dev_find(board->first_vendor, board->first_device))
578 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000579
Uwe Hermanna7e05482007-05-09 10:17:44 +0000580 if (board->second_vendor &&
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000581 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000582 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000583
584 if (vendor)
585 return board;
586
587 if (partmatch) {
588 /* a second entry has a matching part name */
589 printf("AMBIGUOUS BOARD NAME: %s\n", part);
590 printf("At least vendors '%s' and '%s' match.\n",
591 partmatch->lb_vendor, board->lb_vendor);
592 printf("Please use the full -m vendor:part syntax.\n");
593 return NULL;
594 }
595 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000596 }
Uwe Hermann372eeb52007-12-04 21:49:06 +0000597
Peter Stuge6b53fed2008-01-27 16:21:21 +0000598 if (partmatch)
599 return partmatch;
600
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000601 printf("NOT FOUND %s:%s\n", vendor, part);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000602
Uwe Hermanna7e05482007-05-09 10:17:44 +0000603 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000604}
605
Uwe Hermannffec5f32007-08-23 16:08:21 +0000606/**
607 * Match boards on PCI IDs and subsystem IDs.
608 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000609 */
610static struct board_pciid_enable *board_match_pci_card_ids(void)
611{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000612 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000613
Uwe Hermanna7e05482007-05-09 10:17:44 +0000614 for (; board->name; board++) {
615 if (!board->first_card_vendor || !board->first_card_device)
616 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000617
Uwe Hermanna7e05482007-05-09 10:17:44 +0000618 if (!pci_card_find(board->first_vendor, board->first_device,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000619 board->first_card_vendor,
620 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000621 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000622
Uwe Hermanna7e05482007-05-09 10:17:44 +0000623 if (board->second_vendor) {
624 if (board->second_card_vendor) {
625 if (!pci_card_find(board->second_vendor,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000626 board->second_device,
627 board->second_card_vendor,
628 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000629 continue;
630 } else {
631 if (!pci_dev_find(board->second_vendor,
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000632 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000633 continue;
634 }
635 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000636
Uwe Hermanna7e05482007-05-09 10:17:44 +0000637 return board;
638 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000639
Uwe Hermanna7e05482007-05-09 10:17:44 +0000640 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000641}
642
Uwe Hermann372eeb52007-12-04 21:49:06 +0000643int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000644{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000645 struct board_pciid_enable *board = NULL;
646 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000647
Peter Stuge6b53fed2008-01-27 16:21:21 +0000648 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000649 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000650
Uwe Hermanna7e05482007-05-09 10:17:44 +0000651 if (!board)
652 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000653
Uwe Hermanna7e05482007-05-09 10:17:44 +0000654 if (board) {
Uwe Hermanna502dce2007-10-17 23:55:15 +0000655 printf("Found board \"%s\": enabling flash write... ",
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000656 board->name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000657
Uwe Hermanna7e05482007-05-09 10:17:44 +0000658 ret = board->enable(board->name);
659 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +0000660 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000661 else
662 printf("OK.\n");
663 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000664
Uwe Hermanna7e05482007-05-09 10:17:44 +0000665 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000666}