Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2009 Uwe Hermann <uwe@hermann-uwe.de> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 19 | */ |
| 20 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 21 | #if defined(__i386__) || defined(__x86_64__) |
| 22 | |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 23 | #include <stdlib.h> |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 24 | #include "flash.h" |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 25 | #include "programmer.h" |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 26 | #include "hwaccess.h" |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 27 | |
| 28 | #define BIOS_ROM_ADDR 0x04 |
| 29 | #define BIOS_ROM_DATA 0x08 |
| 30 | #define INT_STATUS 0x0e |
Uwe Hermann | 8403ccb | 2009-05-16 21:39:19 +0000 | [diff] [blame] | 31 | #define INTERNAL_CONFIG 0x00 |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 32 | #define SELECT_REG_WINDOW 0x800 |
| 33 | |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 34 | #define PCI_VENDOR_ID_3COM 0x10b7 |
| 35 | |
Stefan Tauner | 0ccec8f | 2014-06-01 23:49:03 +0000 | [diff] [blame^] | 36 | static uint32_t io_base_addr = 0; |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 37 | static uint32_t internal_conf; |
| 38 | static uint16_t id; |
Uwe Hermann | 8403ccb | 2009-05-16 21:39:19 +0000 | [diff] [blame] | 39 | |
Stefan Tauner | 4b24a2d | 2012-12-27 18:40:36 +0000 | [diff] [blame] | 40 | const struct dev_entry nics_3com[] = { |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 41 | /* 3C90xB */ |
Michael Karcher | 8448639 | 2010-02-24 00:04:40 +0000 | [diff] [blame] | 42 | {0x10b7, 0x9055, OK, "3COM", "3C90xB: PCI 10/100 Mbps; shared 10BASE-T/100BASE-TX"}, |
| 43 | {0x10b7, 0x9001, NT, "3COM", "3C90xB: PCI 10/100 Mbps; shared 10BASE-T/100BASE-T4" }, |
| 44 | {0x10b7, 0x9004, OK, "3COM", "3C90xB: PCI 10BASE-T (TPO)" }, |
| 45 | {0x10b7, 0x9005, NT, "3COM", "3C90xB: PCI 10BASE-T/10BASE2/AUI (COMBO)" }, |
| 46 | {0x10b7, 0x9006, NT, "3COM", "3C90xB: PCI 10BASE-T/10BASE2 (TPC)" }, |
| 47 | {0x10b7, 0x900a, NT, "3COM", "3C90xB: PCI 10BASE-FL" }, |
| 48 | {0x10b7, 0x905a, NT, "3COM", "3C90xB: PCI 10BASE-FX" }, |
| 49 | {0x10b7, 0x9058, OK, "3COM", "3C905B: Cyclone 10/100/BNC" }, |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 50 | |
| 51 | /* 3C905C */ |
Michael Karcher | 8448639 | 2010-02-24 00:04:40 +0000 | [diff] [blame] | 52 | {0x10b7, 0x9200, OK, "3COM", "3C905C: EtherLink 10/100 PCI (TX)" }, |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 53 | |
| 54 | /* 3C980C */ |
Michael Karcher | 8448639 | 2010-02-24 00:04:40 +0000 | [diff] [blame] | 55 | {0x10b7, 0x9805, NT, "3COM", "3C980C: EtherLink Server 10/100 PCI (TX)" }, |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 56 | |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 57 | {0}, |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 58 | }; |
| 59 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 60 | static void nic3com_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 61 | chipaddr addr); |
| 62 | static uint8_t nic3com_chip_readb(const struct flashctx *flash, |
| 63 | const chipaddr addr); |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 64 | static const struct par_programmer par_programmer_nic3com = { |
| 65 | .chip_readb = nic3com_chip_readb, |
| 66 | .chip_readw = fallback_chip_readw, |
| 67 | .chip_readl = fallback_chip_readl, |
| 68 | .chip_readn = fallback_chip_readn, |
| 69 | .chip_writeb = nic3com_chip_writeb, |
| 70 | .chip_writew = fallback_chip_writew, |
| 71 | .chip_writel = fallback_chip_writel, |
| 72 | .chip_writen = fallback_chip_writen, |
| 73 | }; |
| 74 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 75 | static int nic3com_shutdown(void *data) |
| 76 | { |
| 77 | /* 3COM 3C90xB cards need a special fixup. */ |
| 78 | if (id == 0x9055 || id == 0x9001 || id == 0x9004 || id == 0x9005 |
| 79 | || id == 0x9006 || id == 0x900a || id == 0x905a || id == 0x9058) { |
| 80 | /* Select register window 3 and restore the receiver status. */ |
| 81 | OUTW(SELECT_REG_WINDOW + 3, io_base_addr + INT_STATUS); |
| 82 | OUTL(internal_conf, io_base_addr + INTERNAL_CONFIG); |
| 83 | } |
| 84 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 85 | return 0; |
| 86 | } |
| 87 | |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 88 | int nic3com_init(void) |
| 89 | { |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 90 | struct pci_dev *dev = NULL; |
| 91 | |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 92 | if (rget_io_perms()) |
| 93 | return 1; |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 94 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 95 | dev = pcidev_init(nics_3com, PCI_BASE_ADDRESS_0); |
| 96 | if (!dev) |
| 97 | return 1; |
Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 98 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 99 | io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0); |
Niklas Söderlund | 89edf36 | 2013-08-23 23:29:23 +0000 | [diff] [blame] | 100 | if (!io_base_addr) |
| 101 | return 1; |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 102 | |
| 103 | id = dev->device_id; |
Uwe Hermann | 8403ccb | 2009-05-16 21:39:19 +0000 | [diff] [blame] | 104 | |
| 105 | /* 3COM 3C90xB cards need a special fixup. */ |
| 106 | if (id == 0x9055 || id == 0x9001 || id == 0x9004 || id == 0x9005 |
Maciej Pijanka | bc2bbd2 | 2009-06-02 16:45:59 +0000 | [diff] [blame] | 107 | || id == 0x9006 || id == 0x900a || id == 0x905a || id == 0x9058) { |
Uwe Hermann | 8403ccb | 2009-05-16 21:39:19 +0000 | [diff] [blame] | 108 | /* Select register window 3 and save the receiver status. */ |
| 109 | OUTW(SELECT_REG_WINDOW + 3, io_base_addr + INT_STATUS); |
| 110 | internal_conf = INL(io_base_addr + INTERNAL_CONFIG); |
| 111 | |
| 112 | /* Set receiver type to MII for full BIOS ROM access. */ |
| 113 | OUTL((internal_conf & 0xf00fffff) | 0x00600000, io_base_addr); |
| 114 | } |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 115 | |
| 116 | /* |
| 117 | * The lowest 16 bytes of the I/O mapped register space of (most) 3COM |
| 118 | * cards form a 'register window' into one of multiple (usually 8) |
| 119 | * register banks. For 3C90xB/3C90xC we need register window/bank 0. |
| 120 | */ |
| 121 | OUTW(SELECT_REG_WINDOW + 0, io_base_addr + INT_STATUS); |
| 122 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 123 | if (register_shutdown(nic3com_shutdown, NULL)) |
| 124 | return 1; |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 125 | |
| 126 | max_rom_decode.parallel = 128 * 1024; |
| 127 | register_par_programmer(&par_programmer_nic3com, BUS_PARALLEL); |
| 128 | |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 129 | return 0; |
| 130 | } |
| 131 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 132 | static void nic3com_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 133 | chipaddr addr) |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 134 | { |
Carl-Daniel Hailfinger | 5820f42 | 2009-05-16 21:22:56 +0000 | [diff] [blame] | 135 | OUTL((uint32_t)addr, io_base_addr + BIOS_ROM_ADDR); |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 136 | OUTB(val, io_base_addr + BIOS_ROM_DATA); |
| 137 | } |
| 138 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 139 | static uint8_t nic3com_chip_readb(const struct flashctx *flash, |
| 140 | const chipaddr addr) |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 141 | { |
Carl-Daniel Hailfinger | 5820f42 | 2009-05-16 21:22:56 +0000 | [diff] [blame] | 142 | OUTL((uint32_t)addr, io_base_addr + BIOS_ROM_ADDR); |
Uwe Hermann | c7e8a0c | 2009-05-19 14:14:21 +0000 | [diff] [blame] | 143 | return INB(io_base_addr + BIOS_ROM_DATA); |
Uwe Hermann | b4dcb71 | 2009-05-13 11:36:06 +0000 | [diff] [blame] | 144 | } |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 145 | |
| 146 | #else |
| 147 | #error PCI port I/O access is not supported on this architecture yet. |
| 148 | #endif |