Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2007, 2008 Carl-Daniel Hailfinger |
| 5 | * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl> |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 6 | * Copyright (C) 2008 coresystems GmbH |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; version 2 of the License. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 20 | */ |
| 21 | |
| 22 | /* |
| 23 | * Contains the ITE IT87* SPI specific routines |
| 24 | */ |
| 25 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 26 | #include <string.h> |
| 27 | #include "flash.h" |
| 28 | #include "spi.h" |
| 29 | |
| 30 | #define ITE_SUPERIO_PORT1 0x2e |
| 31 | #define ITE_SUPERIO_PORT2 0x4e |
| 32 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 33 | uint16_t it8716f_flashport = 0; |
| 34 | /* use fast 33MHz SPI (<>0) or slow 16MHz (0) */ |
| 35 | int fast_spi = 1; |
| 36 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 37 | /* Helper functions for most recent ITE IT87xx Super I/O chips */ |
| 38 | #define CHIP_ID_BYTE1_REG 0x20 |
| 39 | #define CHIP_ID_BYTE2_REG 0x21 |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 40 | void enter_conf_mode_ite(uint16_t port) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 41 | { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 42 | OUTB(0x87, port); |
| 43 | OUTB(0x01, port); |
| 44 | OUTB(0x55, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 45 | if (port == ITE_SUPERIO_PORT1) |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 46 | OUTB(0x55, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 47 | else |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 48 | OUTB(0xaa, port); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 49 | } |
| 50 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 51 | void exit_conf_mode_ite(uint16_t port) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 52 | { |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 53 | sio_write(port, 0x02, 0x02); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 54 | } |
| 55 | |
| 56 | static uint16_t find_ite_spi_flash_port(uint16_t port) |
| 57 | { |
| 58 | uint8_t tmp = 0; |
| 59 | uint16_t id, flashport = 0; |
| 60 | |
| 61 | enter_conf_mode_ite(port); |
| 62 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 63 | id = sio_read(port, CHIP_ID_BYTE1_REG) << 8; |
| 64 | id |= sio_read(port, CHIP_ID_BYTE2_REG); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 65 | |
| 66 | /* TODO: Handle more IT87xx if they support flash translation */ |
Peter Stuge | d3bce83 | 2009-01-12 21:28:03 +0000 | [diff] [blame] | 67 | if (0x8716 == id || 0x8718 == id) { |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 68 | /* NOLDN, reg 0x24, mask out lowest bit (suspend) */ |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 69 | tmp = sio_read(port, 0x24) & 0xFE; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 70 | printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 71 | 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 72 | printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 73 | 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 74 | printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 75 | 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis"); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 76 | printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 77 | 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis"); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 78 | printf("LPC write to serial flash %sabled\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 79 | (tmp & 1 << 4) ? "en" : "dis"); |
Carl-Daniel Hailfinger | 337df1d | 2008-05-16 00:19:52 +0000 | [diff] [blame] | 80 | /* If any serial flash segment is enabled, enable writing. */ |
| 81 | if ((tmp & 0xe) && (!(tmp & 1 << 4))) { |
| 82 | printf("Enabling LPC write to serial flash\n"); |
| 83 | tmp |= 1 << 4; |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 84 | sio_write(port, 0x24, tmp); |
Carl-Daniel Hailfinger | 337df1d | 2008-05-16 00:19:52 +0000 | [diff] [blame] | 85 | } |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 86 | printf("serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29); |
| 87 | /* LDN 0x7, reg 0x64/0x65 */ |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 88 | sio_write(port, 0x07, 0x7); |
| 89 | flashport = sio_read(port, 0x64) << 8; |
| 90 | flashport |= sio_read(port, 0x65); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 91 | } |
| 92 | exit_conf_mode_ite(port); |
| 93 | return flashport; |
| 94 | } |
| 95 | |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 96 | int it87spi_common_init(void) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 97 | { |
| 98 | it8716f_flashport = find_ite_spi_flash_port(ITE_SUPERIO_PORT1); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 99 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 100 | if (!it8716f_flashport) |
| 101 | it8716f_flashport = find_ite_spi_flash_port(ITE_SUPERIO_PORT2); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 102 | |
| 103 | if (it8716f_flashport) |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 104 | spi_controller = SPI_CONTROLLER_IT87XX; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 105 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 106 | return (!it8716f_flashport); |
| 107 | } |
| 108 | |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 109 | |
| 110 | int it87spi_init(void) |
| 111 | { |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 112 | int ret; |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 113 | |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 114 | get_io_perms(); |
| 115 | ret = it87spi_common_init(); |
| 116 | if (!ret) |
| 117 | buses_supported = CHIP_BUSTYPE_SPI; |
| 118 | return ret; |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 119 | } |
| 120 | |
| 121 | int it87xx_probe_spi_flash(const char *name) |
| 122 | { |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 123 | int ret; |
| 124 | |
| 125 | ret = it87spi_common_init(); |
| 126 | if (!ret) |
| 127 | buses_supported |= CHIP_BUSTYPE_SPI; |
| 128 | return ret; |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 129 | } |
| 130 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 131 | /* |
| 132 | * The IT8716F only supports commands with length 1,2,4,5 bytes including |
| 133 | * command byte and can not read more than 3 bytes from the device. |
| 134 | * |
| 135 | * This function expects writearr[0] to be the first byte sent to the device, |
| 136 | * whereas the IT8716F splits commands internally into address and non-address |
| 137 | * commands with the address in inverse wire order. That's why the register |
| 138 | * ordering in case 4 and 5 may seem strange. |
| 139 | */ |
| 140 | int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt, |
| 141 | const unsigned char *writearr, unsigned char *readarr) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 142 | { |
| 143 | uint8_t busy, writeenc; |
| 144 | int i; |
| 145 | |
| 146 | do { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 147 | busy = INB(it8716f_flashport) & 0x80; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 148 | } while (busy); |
| 149 | if (readcnt > 3) { |
| 150 | printf("%s called with unsupported readcnt %i.\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 151 | __FUNCTION__, readcnt); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 152 | return 1; |
| 153 | } |
| 154 | switch (writecnt) { |
| 155 | case 1: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 156 | OUTB(writearr[0], it8716f_flashport + 1); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 157 | writeenc = 0x0; |
| 158 | break; |
| 159 | case 2: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 160 | OUTB(writearr[0], it8716f_flashport + 1); |
| 161 | OUTB(writearr[1], it8716f_flashport + 7); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 162 | writeenc = 0x1; |
| 163 | break; |
| 164 | case 4: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 165 | OUTB(writearr[0], it8716f_flashport + 1); |
| 166 | OUTB(writearr[1], it8716f_flashport + 4); |
| 167 | OUTB(writearr[2], it8716f_flashport + 3); |
| 168 | OUTB(writearr[3], it8716f_flashport + 2); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 169 | writeenc = 0x2; |
| 170 | break; |
| 171 | case 5: |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 172 | OUTB(writearr[0], it8716f_flashport + 1); |
| 173 | OUTB(writearr[1], it8716f_flashport + 4); |
| 174 | OUTB(writearr[2], it8716f_flashport + 3); |
| 175 | OUTB(writearr[3], it8716f_flashport + 2); |
| 176 | OUTB(writearr[4], it8716f_flashport + 7); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 177 | writeenc = 0x3; |
| 178 | break; |
| 179 | default: |
| 180 | printf("%s called with unsupported writecnt %i.\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 181 | __FUNCTION__, writecnt); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 182 | return 1; |
| 183 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 184 | /* |
| 185 | * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes. |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 186 | * Note: |
| 187 | * We can't use writecnt directly, but have to use a strange encoding. |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 188 | */ |
| 189 | OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4) |
| 190 | | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 191 | |
| 192 | if (readcnt > 0) { |
| 193 | do { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 194 | busy = INB(it8716f_flashport) & 0x80; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 195 | } while (busy); |
| 196 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 197 | for (i = 0; i < readcnt; i++) |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 198 | readarr[i] = INB(it8716f_flashport + 5 + i); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 199 | } |
| 200 | |
| 201 | return 0; |
| 202 | } |
| 203 | |
| 204 | /* Page size is usually 256 bytes */ |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 205 | static int it8716f_spi_page_program(int block, uint8_t *buf, uint8_t *bios) |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 206 | { |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 207 | int i; |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 208 | int result; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 209 | |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 210 | result = spi_write_enable(); |
| 211 | if (result) |
| 212 | return result; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 213 | OUTB(0x06, it8716f_flashport + 1); |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 214 | OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 215 | for (i = 0; i < 256; i++) { |
| 216 | bios[256 * block + i] = buf[256 * block + i]; |
| 217 | } |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 218 | OUTB(0, it8716f_flashport); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 219 | /* Wait until the Write-In-Progress bit is cleared. |
| 220 | * This usually takes 1-10 ms, so wait in 1 ms steps. |
| 221 | */ |
| 222 | while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP) |
Carl-Daniel Hailfinger | ca8bfc6 | 2009-06-05 17:48:08 +0000 | [diff] [blame] | 223 | programmer_delay(1000); |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 224 | return 0; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 225 | } |
| 226 | |
| 227 | /* |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 228 | * Program chip using firmware cycle byte programming. (SLOW!) |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 229 | * This is for chips which can only handle one byte writes |
| 230 | * and for chips where memory mapped programming is impossible due to |
| 231 | * size constraints in IT87* (over 512 kB) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 232 | */ |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 233 | int it8716f_spi_chip_write_1(struct flashchip *flash, uint8_t *buf) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 234 | { |
| 235 | int total_size = 1024 * flash->total_size; |
| 236 | int i; |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 237 | int result; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 238 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 239 | fast_spi = 0; |
| 240 | |
| 241 | spi_disable_blockprotect(); |
| 242 | for (i = 0; i < total_size; i++) { |
Carl-Daniel Hailfinger | 03adbe1 | 2009-05-09 02:09:45 +0000 | [diff] [blame] | 243 | result = spi_write_enable(); |
| 244 | if (result) |
| 245 | return result; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 246 | spi_byte_program(i, buf[i]); |
| 247 | while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP) |
Carl-Daniel Hailfinger | ca8bfc6 | 2009-06-05 17:48:08 +0000 | [diff] [blame] | 248 | programmer_delay(10); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 249 | } |
| 250 | /* resume normal ops... */ |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 251 | OUTB(0x20, it8716f_flashport); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 252 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 253 | return 0; |
| 254 | } |
| 255 | |
| 256 | /* |
| 257 | * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles |
| 258 | * Need to read this big flash using firmware cycles 3 byte at a time. |
| 259 | */ |
Carl-Daniel Hailfinger | cbf563c | 2009-06-16 08:55:44 +0000 | [diff] [blame] | 260 | int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len) |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 261 | { |
| 262 | int total_size = 1024 * flash->total_size; |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 263 | fast_spi = 0; |
| 264 | |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 265 | if ((programmer == PROGRAMMER_IT87SPI) || (total_size > 512 * 1024)) { |
Carl-Daniel Hailfinger | cbf563c | 2009-06-16 08:55:44 +0000 | [diff] [blame] | 266 | spi_read_chunked(flash, buf, start, len, 3); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 267 | } else { |
Carl-Daniel Hailfinger | cbf563c | 2009-06-16 08:55:44 +0000 | [diff] [blame] | 268 | read_memmapped(flash, buf, start, len); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 269 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 270 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 271 | return 0; |
| 272 | } |
| 273 | |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 274 | int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf) |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 275 | { |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 276 | int total_size = 1024 * flash->total_size; |
| 277 | int i; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 278 | |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 279 | /* |
| 280 | * IT8716F only allows maximum of 512 kb SPI chip size for memory |
| 281 | * mapped access. |
| 282 | */ |
Carl-Daniel Hailfinger | b8afecd | 2009-05-31 18:00:57 +0000 | [diff] [blame] | 283 | if ((programmer == PROGRAMMER_IT87SPI) || (total_size > 512 * 1024)) { |
Carl-Daniel Hailfinger | 96930c3 | 2009-05-09 02:30:21 +0000 | [diff] [blame] | 284 | it8716f_spi_chip_write_1(flash, buf); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 285 | } else { |
| 286 | for (i = 0; i < total_size / 256; i++) { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 287 | it8716f_spi_page_program(i, buf, |
| 288 | (uint8_t *)flash->virtual_memory); |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 289 | } |
| 290 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 291 | |
Carl-Daniel Hailfinger | bfe5b4a | 2008-05-13 23:03:12 +0000 | [diff] [blame] | 292 | return 0; |
| 293 | } |