blob: 01919d06897042c36e161ff8dd4687bb0c789fdc [file] [log] [blame]
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010,2011 Carl-Daniel Hailfinger
5 * Written by Carl-Daniel Hailfinger for Angelbird Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/* Datasheets are not public (yet?) */
22
23#include <stdlib.h>
24#include "flash.h"
25#include "programmer.h"
26
27uint8_t *mv_bar;
28uint16_t mv_iobar;
29
30const struct pcidev_status satas_mv[] = {
31 /* 88SX6041 and 88SX6042 are the same according to the datasheet. */
32 {0x11ab, 0x7042, OK, "Marvell", "88SX7042 PCI-e 4-port SATA-II"},
33
34 {},
35};
36
37#define NVRAM_PARAM 0x1045c
38#define FLASH_PARAM 0x1046c
39#define EXPANSION_ROM_BAR_CONTROL 0x00d2c
40#define PCI_BAR2_CONTROL 0x00c08
41#define GPIO_PORT_CONTROL 0x104f0
42
David Hendricks8bb20212011-06-14 01:35:36 +000043static int satamv_shutdown(void *data)
44{
45 physunmap(mv_bar, 0x20000);
46 pci_cleanup(pacc);
47 release_io_perms();
48 return 0;
49}
50
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000051/*
52 * Random notes:
53 * FCE# Flash Chip Enable
54 * FWE# Flash Write Enable
55 * FOE# Flash Output Enable
56 * FALE[1:0] Flash Address Latch Enable
57 * FAD[7:0] Flash Multiplexed Address/Data Bus
58 * FA[2:0] Flash Address Low
59 *
60 * GPIO[15,2] GPIO Port Mode
61 * GPIO[4:3] Flash Size
62 *
63 * 0xd2c Expansion ROM BAR Control
64 * 0xc08 PCI BAR2 (Flash/NVRAM) Control
65 * 0x1046c Flash Parameters
66 */
67int satamv_init(void)
68{
69 uintptr_t addr;
70 uint32_t tmp;
71
72 get_io_perms();
73
74 /* BAR0 has all internal registers memory mapped. */
75 /* No need to check for errors, pcidev_init() will not return in case
76 * of errors.
77 */
Carl-Daniel Hailfinger40446ee2011-03-07 01:08:09 +000078 addr = pcidev_init(PCI_BASE_ADDRESS_0, satas_mv);
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000079
80 mv_bar = physmap("Marvell 88SX7042 registers", addr, 0x20000);
81 if (mv_bar == ERROR_PTR)
82 goto error_out;
83
David Hendricks8bb20212011-06-14 01:35:36 +000084 if (register_shutdown(satamv_shutdown, NULL))
85 return 1;
86
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000087 tmp = pci_mmio_readl(mv_bar + FLASH_PARAM);
88 msg_pspew("Flash Parameters:\n");
89 msg_pspew("TurnOff=0x%01x\n", (tmp >> 0) & 0x7);
90 msg_pspew("Acc2First=0x%01x\n", (tmp >> 3) & 0xf);
91 msg_pspew("Acc2Next=0x%01x\n", (tmp >> 7) & 0xf);
92 msg_pspew("ALE2Wr=0x%01x\n", (tmp >> 11) & 0x7);
93 msg_pspew("WrLow=0x%01x\n", (tmp >> 14) & 0x7);
94 msg_pspew("WrHigh=0x%01x\n", (tmp >> 17) & 0x7);
95 msg_pspew("Reserved[21:20]=0x%01x\n", (tmp >> 20) & 0x3);
96 msg_pspew("TurnOffExt=0x%01x\n", (tmp >> 22) & 0x1);
97 msg_pspew("Acc2FirstExt=0x%01x\n", (tmp >> 23) & 0x1);
98 msg_pspew("Acc2NextExt=0x%01x\n", (tmp >> 24) & 0x1);
99 msg_pspew("ALE2WrExt=0x%01x\n", (tmp >> 25) & 0x1);
100 msg_pspew("WrLowExt=0x%01x\n", (tmp >> 26) & 0x1);
101 msg_pspew("WrHighExt=0x%01x\n", (tmp >> 27) & 0x1);
102 msg_pspew("Reserved[31:28]=0x%01x\n", (tmp >> 28) & 0xf);
103
104 tmp = pci_mmio_readl(mv_bar + EXPANSION_ROM_BAR_CONTROL);
105 msg_pspew("Expansion ROM BAR Control:\n");
106 msg_pspew("ExpROMSz=0x%01x\n", (tmp >> 19) & 0x7);
107
108 /* Enable BAR2 mapping to flash */
109 tmp = pci_mmio_readl(mv_bar + PCI_BAR2_CONTROL);
110 msg_pspew("PCI BAR2 (Flash/NVRAM) Control:\n");
111 msg_pspew("Bar2En=0x%01x\n", (tmp >> 0) & 0x1);
112 msg_pspew("BAR2TransAttr=0x%01x\n", (tmp >> 1) & 0x1f);
113 msg_pspew("BAR2Sz=0x%01x\n", (tmp >> 19) & 0x7);
114 tmp &= 0xffffffc0;
115 tmp |= 0x0000001f;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000116 pci_rmmio_writel(tmp, mv_bar + PCI_BAR2_CONTROL);
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000117
118 /* Enable flash: GPIO Port Control Register 0x104f0 */
119 tmp = pci_mmio_readl(mv_bar + GPIO_PORT_CONTROL);
120 msg_pspew("GPIOPortMode=0x%01x\n", (tmp >> 0) & 0x3);
121 if (((tmp >> 0) & 0x3) != 0x2)
122 msg_pinfo("Warning! Either the straps are incorrect or you "
123 "have no flash or someone overwrote the strap "
124 "values!\n");
125 tmp &= 0xfffffffc;
126 tmp |= 0x2;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000127 pci_rmmio_writel(tmp, mv_bar + GPIO_PORT_CONTROL);
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000128
129 /* Get I/O BAR location. */
130 tmp = pci_read_long(pcidev_dev, PCI_BASE_ADDRESS_2) &
131 PCI_BASE_ADDRESS_IO_MASK;
132 /* Truncate to reachable range.
133 * FIXME: Check if the I/O BAR is actually reachable.
134 * This is an arch specific check.
135 */
136 mv_iobar = tmp & 0xffff;
137 msg_pspew("Activating I/O BAR at 0x%04x\n", mv_iobar);
138
139 buses_supported = CHIP_BUSTYPE_PARALLEL;
140
141 /* 512 kByte with two 8-bit latches, and
142 * 4 MByte with additional 3-bit latch. */
143 max_rom_decode.parallel = 4 * 1024 * 1024;
144
145 return 0;
146
147error_out:
148 pci_cleanup(pacc);
149 release_io_perms();
150 return 1;
151}
152
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000153/* BAR2 (MEM) can map NVRAM and flash. We set it to flash in the init function.
154 * If BAR2 is disabled, it still can be accessed indirectly via BAR1 (I/O).
155 * This code only supports indirect accesses for now.
156 */
157
158/* Indirect access to via the I/O BAR1. */
159static void satamv_indirect_chip_writeb(uint8_t val, chipaddr addr)
160{
161 /* 0x80000000 selects BAR2 for remapping. */
162 OUTL(((uint32_t)addr | 0x80000000) & 0xfffffffc, mv_iobar);
163 OUTB(val, mv_iobar + 0x80 + (addr & 0x3));
164}
165
166/* Indirect access to via the I/O BAR1. */
167static uint8_t satamv_indirect_chip_readb(const chipaddr addr)
168{
169 /* 0x80000000 selects BAR2 for remapping. */
170 OUTL(((uint32_t)addr | 0x80000000) & 0xfffffffc, mv_iobar);
171 return INB(mv_iobar + 0x80 + (addr & 0x3));
172}
173
174/* FIXME: Prefer direct access to BAR2 if BAR2 is active. */
175void satamv_chip_writeb(uint8_t val, chipaddr addr)
176{
177 satamv_indirect_chip_writeb(val, addr);
178}
179
180/* FIXME: Prefer direct access to BAR2 if BAR2 is active. */
181uint8_t satamv_chip_readb(const chipaddr addr)
182{
183 return satamv_indirect_chip_readb(addr);
184}