blob: b60bc0e767230d6649eed97a4509e3361a25e60e [file] [log] [blame]
Dominik Geyerb46acba2008-05-16 12:55:55 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2008 Stefan Wildemann <stefan.wildemann@kontron.com>
5 * Copyright (C) 2008 Claus Gindhart <claus.gindhart@kontron.com>
6 * Copyright (C) 2008 Dominik Geyer <dominik.geyer@kontron.com>
Stefan Reinauera9424d52008-06-27 16:28:34 +00007 * Copyright (C) 2008 coresystems GmbH <info@coresystems.de>
Dominik Geyerb46acba2008-05-16 12:55:55 +00008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 *
23 */
24
25/*
26 * This module is designed for supporting the devices
27 * ST M25P40
28 * ST M25P80
29 * ST M25P16
30 * ST M25P32 already tested
31 * ST M25P64
32 * AT 25DF321 already tested
33 *
34 */
35
36#include <stdio.h>
37#include <string.h>
38#include <stdint.h>
39#include <sys/mman.h>
40#include <pci/pci.h>
41#include "flash.h"
42#include "spi.h"
43
Stefan Reinauera9424d52008-06-27 16:28:34 +000044/* ICH9 controller register definition */
45#define ICH9_REG_FADDR 0x08 /* 32 Bits */
46#define ICH9_REG_FDATA0 0x10 /* 64 Bytes */
47
48#define ICH9_REG_SSFS 0x90 /* 08 Bits */
Dominik Geyerb46acba2008-05-16 12:55:55 +000049#define SSFS_SCIP 0x00000001
50#define SSFS_CDS 0x00000004
51#define SSFS_FCERR 0x00000008
52#define SSFS_AEL 0x00000010
Stefan Reinauera9424d52008-06-27 16:28:34 +000053
54#define ICH9_REG_SSFC 0x91 /* 24 Bits */
Dominik Geyerb46acba2008-05-16 12:55:55 +000055#define SSFC_SCGO 0x00000200
56#define SSFC_ACS 0x00000400
57#define SSFC_SPOP 0x00000800
58#define SSFC_COP 0x00001000
59#define SSFC_DBC 0x00010000
60#define SSFC_DS 0x00400000
61#define SSFC_SME 0x00800000
62#define SSFC_SCF 0x01000000
63#define SSFC_SCF_20MHZ 0x00000000
64#define SSFC_SCF_33MHZ 0x01000000
Stefan Reinauera9424d52008-06-27 16:28:34 +000065
66#define ICH9_REG_PREOP 0x94 /* 16 Bits */
67#define ICH9_REG_OPTYPE 0x96 /* 16 Bits */
68#define ICH9_REG_OPMENU 0x98 /* 64 Bits */
Dominik Geyerb46acba2008-05-16 12:55:55 +000069
70// ICH9R SPI commands
71#define SPI_OPCODE_TYPE_READ_NO_ADDRESS 0
72#define SPI_OPCODE_TYPE_WRITE_NO_ADDRESS 1
73#define SPI_OPCODE_TYPE_READ_WITH_ADDRESS 2
74#define SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS 3
75
Stefan Reinauera9424d52008-06-27 16:28:34 +000076// ICH7 registers
77#define ICH7_REG_SPIS 0x00 /* 16 Bits */
78#define SPIS_SCIP 0x00000001
79#define SPIS_CDS 0x00000004
80#define SPIS_FCERR 0x00000008
81
Rudolf Marek3fdbccf2008-06-30 21:38:30 +000082/* VIA SPI is compatible with ICH7, but maxdata
83 to transfer is 16 bytes.
84
85 DATA byte count on ICH7 is 8:13, on VIA 8:11
86
87 bit 12 is port select CS0 CS1
88 bit 13 is FAST READ enable
89 bit 7 is used with fast read and one shot controls CS de-assert?
90*/
91
Stefan Reinauera9424d52008-06-27 16:28:34 +000092#define ICH7_REG_SPIC 0x02 /* 16 Bits */
93#define SPIC_SCGO 0x0002
94#define SPIC_ACS 0x0004
95#define SPIC_SPOP 0x0008
Rudolf Marek3fdbccf2008-06-30 21:38:30 +000096#define SPIC_DS 0x4000
Stefan Reinauera9424d52008-06-27 16:28:34 +000097
98#define ICH7_REG_SPIA 0x04 /* 32 Bits */
99#define ICH7_REG_SPID0 0x08 /* 64 Bytes */
100#define ICH7_REG_PREOP 0x54 /* 16 Bits */
101#define ICH7_REG_OPTYPE 0x56 /* 16 Bits */
102#define ICH7_REG_OPMENU 0x58 /* 64 Bits */
103
FENG yu ningc05a2952008-12-08 18:16:58 +0000104/* ICH SPI configuration lock-down. May be set during chipset enabling. */
105int ichspi_lock = 0;
106
Dominik Geyerb46acba2008-05-16 12:55:55 +0000107typedef struct _OPCODE {
108 uint8_t opcode; //This commands spi opcode
109 uint8_t spi_type; //This commands spi type
110 uint8_t atomic; //Use preop: (0: none, 1: preop0, 2: preop1
111} OPCODE;
112
113/* Opcode definition:
114 * Preop 1: Write Enable
115 * Preop 2: Write Status register enable
116 *
117 * OP 0: Write address
118 * OP 1: Read Address
119 * OP 2: ERASE block
120 * OP 3: Read Status register
121 * OP 4: Read ID
122 * OP 5: Write Status register
123 * OP 6: chip private (read JDEC id)
124 * OP 7: Chip erase
125 */
126typedef struct _OPCODES {
127 uint8_t preop[2];
128 OPCODE opcode[8];
129} OPCODES;
130
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000131static OPCODES *curopcodes = NULL;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000132
133/* HW access functions */
134static inline uint32_t REGREAD32(int X)
135{
136 volatile uint32_t regval;
Uwe Hermann394131e2008-10-18 21:14:13 +0000137 regval = *(volatile uint32_t *)((uint8_t *) spibar + X);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000138 return regval;
139}
140
141static inline uint16_t REGREAD16(int X)
142{
143 volatile uint16_t regval;
Uwe Hermann394131e2008-10-18 21:14:13 +0000144 regval = *(volatile uint16_t *)((uint8_t *) spibar + X);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000145 return regval;
146}
147
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000148#define REGWRITE32(X,Y) (*(uint32_t *)((uint8_t *)spibar+X)=Y)
149#define REGWRITE16(X,Y) (*(uint16_t *)((uint8_t *)spibar+X)=Y)
150#define REGWRITE8(X,Y) (*(uint8_t *)((uint8_t *)spibar+X)=Y)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000151
Dominik Geyerb46acba2008-05-16 12:55:55 +0000152/* Common SPI functions */
FENG yu ningc05a2952008-12-08 18:16:58 +0000153static inline int find_opcode(OPCODES *op, uint8_t opcode);
154static inline int find_preop(OPCODES *op, uint8_t preop);
FENG yu ningf041e9b2008-12-15 02:32:11 +0000155static int generate_opcodes(OPCODES * op);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000156static int program_opcodes(OPCODES * op);
Stefan Reinauer43119562008-11-02 19:51:50 +0000157static int run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000158 uint8_t datalength, uint8_t * data);
159static int ich_spi_read_page(struct flashchip *flash, uint8_t * buf,
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000160 int offset, int maxdata);
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000161static int ich_spi_write_page(struct flashchip *flash, uint8_t * bytes,
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000162 int offset, int maxdata);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000163
FENG yu ningf041e9b2008-12-15 02:32:11 +0000164/* for pairing opcodes with their required preop */
165struct preop_opcode_pair {
166 uint8_t preop;
167 uint8_t opcode;
168};
169
170struct preop_opcode_pair pops[] = {
171 {JEDEC_WREN, JEDEC_BYTE_PROGRAM},
172 {JEDEC_WREN, JEDEC_SE}, /* sector erase */
173 {JEDEC_WREN, JEDEC_BE_52}, /* block erase */
174 {JEDEC_WREN, JEDEC_BE_D8}, /* block erase */
175 {JEDEC_WREN, JEDEC_CE_60}, /* chip erase */
176 {JEDEC_WREN, JEDEC_CE_C7}, /* chip erase */
177 {JEDEC_EWSR, JEDEC_WRSR},
178 {0,}
179};
180
Dominik Geyerb46acba2008-05-16 12:55:55 +0000181OPCODES O_ST_M25P = {
182 {
183 JEDEC_WREN,
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000184 0},
Dominik Geyerb46acba2008-05-16 12:55:55 +0000185 {
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000186 {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 1}, // Write Byte
187 {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data
188 {JEDEC_BE_D8, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 1}, // Erase Sector
189 {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg
190 {JEDEC_RES, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Resume Deep Power-Down
191 {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 1}, // Write Status Register
192 {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID
193 {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 1}, // Bulk erase
194 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000195};
196
FENG yu ningc05a2952008-12-08 18:16:58 +0000197OPCODES O_EXISTING = {};
198
199static inline int find_opcode(OPCODES *op, uint8_t opcode)
200{
201 int a;
202
203 for (a = 0; a < 8; a++) {
204 if (op->opcode[a].opcode == opcode)
205 return a;
206 }
207
208 return -1;
209}
210
211static inline int find_preop(OPCODES *op, uint8_t preop)
212{
213 int a;
214
215 for (a = 0; a < 2; a++) {
216 if (op->preop[a] == preop)
217 return a;
218 }
219
220 return -1;
221}
222
FENG yu ningf041e9b2008-12-15 02:32:11 +0000223static int generate_opcodes(OPCODES * op)
FENG yu ningc05a2952008-12-08 18:16:58 +0000224{
FENG yu ningf041e9b2008-12-15 02:32:11 +0000225 int a, b, i;
FENG yu ningc05a2952008-12-08 18:16:58 +0000226 uint16_t preop, optype;
227 uint32_t opmenu[2];
FENG yu ningc05a2952008-12-08 18:16:58 +0000228
229 if (op == NULL) {
230 printf_debug("\n%s: null OPCODES pointer!\n", __FUNCTION__);
231 return -1;
232 }
233
234 switch (flashbus) {
235 case BUS_TYPE_ICH7_SPI:
236 case BUS_TYPE_VIA_SPI:
237 preop = REGREAD16(ICH7_REG_PREOP);
238 optype = REGREAD16(ICH7_REG_OPTYPE);
239 opmenu[0] = REGREAD32(ICH7_REG_OPMENU);
240 opmenu[1] = REGREAD32(ICH7_REG_OPMENU + 4);
241 break;
242 case BUS_TYPE_ICH9_SPI:
243 preop = REGREAD16(ICH9_REG_PREOP);
244 optype = REGREAD16(ICH9_REG_OPTYPE);
245 opmenu[0] = REGREAD32(ICH9_REG_OPMENU);
246 opmenu[1] = REGREAD32(ICH9_REG_OPMENU + 4);
247 break;
248 default:
249 printf_debug("%s: unsupported chipset\n", __FUNCTION__);
250 return -1;
251 }
252
253 op->preop[0] = (uint8_t) preop;
254 op->preop[1] = (uint8_t) (preop >> 8);
255
256 for (a = 0; a < 8; a++) {
257 op->opcode[a].spi_type = (uint8_t) (optype & 0x3);
258 optype >>= 2;
259 }
260
261 for (a = 0; a < 4; a++) {
262 op->opcode[a].opcode = (uint8_t) (opmenu[0] & 0xff);
263 opmenu[0] >>= 8;
264 }
265
266 for (a = 4; a < 8; a++) {
267 op->opcode[a].opcode = (uint8_t) (opmenu[1] & 0xff);
268 opmenu[1] >>= 8;
269 }
270
271 /* atomic (link opcode with required pre-op) */
272 for (a = 4; a < 8; a++)
273 op->opcode[a].atomic = 0;
274
FENG yu ningf041e9b2008-12-15 02:32:11 +0000275 for (i = 0; pops[i].opcode; i++) {
276 a = find_opcode(op, pops[i].opcode);
277 b = find_preop(op, pops[i].preop);
278 if ((a != -1) && (b != -1))
279 op->opcode[a].atomic = (uint8_t) ++b;
FENG yu ningc05a2952008-12-08 18:16:58 +0000280 }
281
282 return 0;
283}
284
Dominik Geyerb46acba2008-05-16 12:55:55 +0000285int program_opcodes(OPCODES * op)
286{
287 uint8_t a;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000288 uint16_t preop, optype;
289 uint32_t opmenu[2];
Dominik Geyerb46acba2008-05-16 12:55:55 +0000290
291 /* Program Prefix Opcodes */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000292 preop = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000293 /* 0:7 Prefix Opcode 1 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000294 preop = (op->preop[0]);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000295 /* 8:16 Prefix Opcode 2 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000296 preop |= ((uint16_t) op->preop[1]) << 8;
Uwe Hermann394131e2008-10-18 21:14:13 +0000297
Stefan Reinauera9424d52008-06-27 16:28:34 +0000298 /* Program Opcode Types 0 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000299 optype = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000300 for (a = 0; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000301 optype |= ((uint16_t) op->opcode[a].spi_type) << (a * 2);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000302 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000303
Stefan Reinauera9424d52008-06-27 16:28:34 +0000304 /* Program Allowable Opcodes 0 - 3 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000305 opmenu[0] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000306 for (a = 0; a < 4; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000307 opmenu[0] |= ((uint32_t) op->opcode[a].opcode) << (a * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000308 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000309
Dominik Geyerb46acba2008-05-16 12:55:55 +0000310 /*Program Allowable Opcodes 4 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000311 opmenu[1] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000312 for (a = 4; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000313 opmenu[1] |= ((uint32_t) op->opcode[a].opcode) << ((a - 4) * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000314 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000315
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000316 switch (flashbus) {
Uwe Hermann394131e2008-10-18 21:14:13 +0000317 case BUS_TYPE_ICH7_SPI:
318 case BUS_TYPE_VIA_SPI:
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000319 REGWRITE16(ICH7_REG_PREOP, preop);
320 REGWRITE16(ICH7_REG_OPTYPE, optype);
321 REGWRITE32(ICH7_REG_OPMENU, opmenu[0]);
322 REGWRITE32(ICH7_REG_OPMENU + 4, opmenu[1]);
323 break;
324 case BUS_TYPE_ICH9_SPI:
325 REGWRITE16(ICH9_REG_PREOP, preop);
326 REGWRITE16(ICH9_REG_OPTYPE, optype);
327 REGWRITE32(ICH9_REG_OPMENU, opmenu[0]);
328 REGWRITE32(ICH9_REG_OPMENU + 4, opmenu[1]);
329 break;
330 default:
331 printf_debug("%s: unsupported chipset\n", __FUNCTION__);
332 return -1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000333 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000334
335 return 0;
336}
337
FENG yu ningf041e9b2008-12-15 02:32:11 +0000338/* This function generates OPCODES from or programs OPCODES to ICH according to
339 * the chipset's SPI configuration lock.
FENG yu ningc05a2952008-12-08 18:16:58 +0000340 *
FENG yu ningf041e9b2008-12-15 02:32:11 +0000341 * It should be called before ICH sends any spi command.
FENG yu ningc05a2952008-12-08 18:16:58 +0000342 */
FENG yu ningf041e9b2008-12-15 02:32:11 +0000343int ich_init_opcodes()
FENG yu ningc05a2952008-12-08 18:16:58 +0000344{
345 int rc = 0;
346 OPCODES *curopcodes_done;
347
348 if (curopcodes)
349 return 0;
350
351 if (ichspi_lock) {
352 printf_debug("Generating OPCODES... ");
353 curopcodes_done = &O_EXISTING;
FENG yu ningf041e9b2008-12-15 02:32:11 +0000354 rc = generate_opcodes(curopcodes_done);
FENG yu ningc05a2952008-12-08 18:16:58 +0000355 } else {
356 printf_debug("Programming OPCODES... ");
357 curopcodes_done = &O_ST_M25P;
358 rc = program_opcodes(curopcodes_done);
359 }
360
361 if (rc) {
362 curopcodes = NULL;
363 printf_debug("failed\n");
364 return 1;
365 } else {
366 curopcodes = curopcodes_done;
367 printf_debug("done\n");
368 return 0;
369 }
370}
371
Stefan Reinauer43119562008-11-02 19:51:50 +0000372static int ich7_run_opcode(OPCODE op, uint32_t offset,
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000373 uint8_t datalength, uint8_t * data, int maxdata)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000374{
375 int write_cmd = 0;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000376 int timeout;
Peter Stuge7e2c0792008-06-29 01:30:41 +0000377 uint32_t temp32 = 0;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000378 uint16_t temp16;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000379 uint32_t a;
Stefan Reinauer43119562008-11-02 19:51:50 +0000380 uint64_t opmenu;
381 int opcode_index;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000382
383 /* Is it a write command? */
384 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
385 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
386 write_cmd = 1;
387 }
388
389 /* Programm Offset in Flash into FADDR */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000390 REGWRITE32(ICH7_REG_SPIA, (offset & 0x00FFFFFF)); /* SPI addresses are 24 BIT only */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000391
392 /* Program data into FDATA0 to N */
393 if (write_cmd && (datalength != 0)) {
394 temp32 = 0;
395 for (a = 0; a < datalength; a++) {
396 if ((a % 4) == 0) {
397 temp32 = 0;
398 }
399
400 temp32 |= ((uint32_t) data[a]) << ((a % 4) * 8);
401
402 if ((a % 4) == 3) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000403 REGWRITE32(ICH7_REG_SPID0 + (a - (a % 4)),
404 temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000405 }
406 }
407 if (((a - 1) % 4) != 3) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000408 REGWRITE32(ICH7_REG_SPID0 +
409 ((a - 1) - ((a - 1) % 4)), temp32);
410 }
411
412 }
413
414 /* Assemble SPIS */
415 temp16 = 0;
416 /* clear error status registers */
417 temp16 |= (SPIS_CDS + SPIS_FCERR);
418 REGWRITE16(ICH7_REG_SPIS, temp16);
419
420 /* Assemble SPIC */
421 temp16 = 0;
422
423 if (datalength != 0) {
424 temp16 |= SPIC_DS;
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000425 temp16 |= ((uint32_t) ((datalength - 1) & (maxdata - 1))) << 8;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000426 }
427
428 /* Select opcode */
Stefan Reinauer43119562008-11-02 19:51:50 +0000429 opmenu = REGREAD32(ICH7_REG_OPMENU);
430 opmenu |= ((uint64_t)REGREAD32(ICH7_REG_OPMENU + 4)) << 32;
431
432 for (opcode_index=0; opcode_index<8; opcode_index++) {
433 if((opmenu & 0xff) == op.opcode) {
434 break;
435 }
436 opmenu >>= 8;
437 }
438 if (opcode_index == 8) {
439 printf_debug("Opcode %x not found.\n", op.opcode);
440 return 1;
441 }
442 temp16 |= ((uint16_t) (opcode_index & 0x07)) << 4;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000443
444 /* Handle Atomic */
445 if (op.atomic != 0) {
446 /* Select atomic command */
447 temp16 |= SPIC_ACS;
Carl-Daniel Hailfinger738fdff2008-11-18 00:43:14 +0000448 /* Select prefix opcode */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000449 if ((op.atomic - 1) == 1) {
450 /*Select prefix opcode 2 */
451 temp16 |= SPIC_SPOP;
452 }
453 }
454
455 /* Start */
456 temp16 |= SPIC_SCGO;
457
458 /* write it */
459 REGWRITE16(ICH7_REG_SPIC, temp16);
460
461 /* wait for cycle complete */
462 timeout = 1000 * 60; // 60s is a looong timeout.
463 while (((REGREAD16(ICH7_REG_SPIS) & SPIS_CDS) == 0) && --timeout) {
464 myusec_delay(1000);
465 }
466 if (!timeout) {
467 printf_debug("timeout\n");
468 }
469
470 if ((REGREAD16(ICH7_REG_SPIS) & SPIS_FCERR) != 0) {
471 printf_debug("Transaction error!\n");
472 return 1;
473 }
474
475 if ((!write_cmd) && (datalength != 0)) {
476 for (a = 0; a < datalength; a++) {
477 if ((a % 4) == 0) {
478 temp32 = REGREAD32(ICH7_REG_SPID0 + (a));
479 }
480
481 data[a] =
482 (temp32 & (((uint32_t) 0xff) << ((a % 4) * 8)))
483 >> ((a % 4) * 8);
484 }
485 }
486
487 return 0;
488}
489
Stefan Reinauer43119562008-11-02 19:51:50 +0000490static int ich9_run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +0000491 uint8_t datalength, uint8_t * data)
492{
493 int write_cmd = 0;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000494 int timeout;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000495 uint32_t temp32;
496 uint32_t a;
Stefan Reinauer43119562008-11-02 19:51:50 +0000497 uint64_t opmenu;
498 int opcode_index;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000499
500 /* Is it a write command? */
501 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
502 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
503 write_cmd = 1;
504 }
505
506 /* Programm Offset in Flash into FADDR */
507 REGWRITE32(ICH9_REG_FADDR, (offset & 0x00FFFFFF)); /* SPI addresses are 24 BIT only */
508
509 /* Program data into FDATA0 to N */
510 if (write_cmd && (datalength != 0)) {
511 temp32 = 0;
512 for (a = 0; a < datalength; a++) {
513 if ((a % 4) == 0) {
514 temp32 = 0;
515 }
516
517 temp32 |= ((uint32_t) data[a]) << ((a % 4) * 8);
518
519 if ((a % 4) == 3) {
520 REGWRITE32(ICH9_REG_FDATA0 + (a - (a % 4)),
521 temp32);
522 }
523 }
524 if (((a - 1) % 4) != 3) {
525 REGWRITE32(ICH9_REG_FDATA0 +
526 ((a - 1) - ((a - 1) % 4)), temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000527 }
528
529 }
530
531 /* Assemble SSFS + SSFC */
532 temp32 = 0;
533
534 /* clear error status registers */
535 temp32 |= (SSFS_CDS + SSFS_FCERR);
536 /* USE 20 MhZ */
537 temp32 |= SSFC_SCF_20MHZ;
538
539 if (datalength != 0) {
540 uint32_t datatemp;
541 temp32 |= SSFC_DS;
542 datatemp = ((uint32_t) ((datalength - 1) & 0x3f)) << (8 + 8);
543 temp32 |= datatemp;
544 }
545
546 /* Select opcode */
Stefan Reinauer43119562008-11-02 19:51:50 +0000547 opmenu = REGREAD32(ICH9_REG_OPMENU);
548 opmenu |= ((uint64_t)REGREAD32(ICH9_REG_OPMENU + 4)) << 32;
549
550 for (opcode_index=0; opcode_index<8; opcode_index++) {
551 if((opmenu & 0xff) == op.opcode) {
552 break;
553 }
554 opmenu >>= 8;
555 }
556 if (opcode_index == 8) {
557 printf_debug("Opcode %x not found.\n", op.opcode);
558 return 1;
559 }
560 temp32 |= ((uint32_t) (opcode_index & 0x07)) << (8 + 4);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000561
562 /* Handle Atomic */
563 if (op.atomic != 0) {
564 /* Select atomic command */
565 temp32 |= SSFC_ACS;
566 /* Selct prefix opcode */
567 if ((op.atomic - 1) == 1) {
568 /*Select prefix opcode 2 */
569 temp32 |= SSFC_SPOP;
570 }
571 }
572
573 /* Start */
574 temp32 |= SSFC_SCGO;
575
576 /* write it */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000577 REGWRITE32(ICH9_REG_SSFS, temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000578
579 /*wait for cycle complete */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000580 timeout = 1000 * 60; // 60s is a looong timeout.
581 while (((REGREAD32(ICH9_REG_SSFS) & SSFS_CDS) == 0) && --timeout) {
582 myusec_delay(1000);
583 }
584 if (!timeout) {
585 printf_debug("timeout\n");
Dominik Geyerb46acba2008-05-16 12:55:55 +0000586 }
587
Stefan Reinauera9424d52008-06-27 16:28:34 +0000588 if ((REGREAD32(ICH9_REG_SSFS) & SSFS_FCERR) != 0) {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000589 printf_debug("Transaction error!\n");
590 return 1;
591 }
592
593 if ((!write_cmd) && (datalength != 0)) {
594 for (a = 0; a < datalength; a++) {
595 if ((a % 4) == 0) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000596 temp32 = REGREAD32(ICH9_REG_FDATA0 + (a));
Dominik Geyerb46acba2008-05-16 12:55:55 +0000597 }
598
599 data[a] =
Stefan Reinauera9424d52008-06-27 16:28:34 +0000600 (temp32 & (((uint32_t) 0xff) << ((a % 4) * 8)))
601 >> ((a % 4) * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000602 }
603 }
604
605 return 0;
606}
607
Stefan Reinauer43119562008-11-02 19:51:50 +0000608static int run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +0000609 uint8_t datalength, uint8_t * data)
610{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000611 switch (flashbus) {
612 case BUS_TYPE_VIA_SPI:
Stefan Reinauer43119562008-11-02 19:51:50 +0000613 return ich7_run_opcode(op, offset, datalength, data, 16);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000614 case BUS_TYPE_ICH7_SPI:
Stefan Reinauer43119562008-11-02 19:51:50 +0000615 return ich7_run_opcode(op, offset, datalength, data, 64);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000616 case BUS_TYPE_ICH9_SPI:
Stefan Reinauer43119562008-11-02 19:51:50 +0000617 return ich9_run_opcode(op, offset, datalength, data);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000618 default:
619 printf_debug("%s: unsupported chipset\n", __FUNCTION__);
620 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000621
622 /* If we ever get here, something really weird happened */
623 return -1;
624}
625
Uwe Hermann394131e2008-10-18 21:14:13 +0000626static int ich_spi_read_page(struct flashchip *flash, uint8_t * buf, int offset,
627 int maxdata)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000628{
629 int page_size = flash->page_size;
630 uint32_t remaining = flash->page_size;
631 int a;
632
Stefan Reinauera9424d52008-06-27 16:28:34 +0000633 printf_debug("ich_spi_read_page: offset=%d, number=%d, buf=%p\n",
634 offset, page_size, buf);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000635
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000636 for (a = 0; a < page_size; a += maxdata) {
637 if (remaining < maxdata) {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000638
Carl-Daniel Hailfinger738fdff2008-11-18 00:43:14 +0000639 if (spi_nbyte_read(offset + (page_size - remaining),
640 &buf[page_size - remaining], remaining)) {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000641 printf_debug("Error reading");
642 return 1;
643 }
644 remaining = 0;
645 } else {
Carl-Daniel Hailfinger738fdff2008-11-18 00:43:14 +0000646 if (spi_nbyte_read(offset + (page_size - remaining),
647 &buf[page_size - remaining], maxdata)) {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000648 printf_debug("Error reading");
649 return 1;
650 }
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000651 remaining -= maxdata;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000652 }
653 }
654
655 return 0;
656}
657
658static int ich_spi_write_page(struct flashchip *flash, uint8_t * bytes,
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000659 int offset, int maxdata)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000660{
661 int page_size = flash->page_size;
662 uint32_t remaining = page_size;
663 int a;
664
Stefan Reinauera9424d52008-06-27 16:28:34 +0000665 printf_debug("ich_spi_write_page: offset=%d, number=%d, buf=%p\n",
666 offset, page_size, bytes);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000667
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000668 for (a = 0; a < page_size; a += maxdata) {
669 if (remaining < maxdata) {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000670 if (run_opcode
Stefan Reinauer43119562008-11-02 19:51:50 +0000671 (curopcodes->opcode[0],
Stefan Reinauera9424d52008-06-27 16:28:34 +0000672 offset + (page_size - remaining), remaining,
Dominik Geyerb46acba2008-05-16 12:55:55 +0000673 &bytes[page_size - remaining]) != 0) {
674 printf_debug("Error writing");
675 return 1;
676 }
677 remaining = 0;
678 } else {
679 if (run_opcode
Stefan Reinauer43119562008-11-02 19:51:50 +0000680 (curopcodes->opcode[0],
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000681 offset + (page_size - remaining), maxdata,
Dominik Geyerb46acba2008-05-16 12:55:55 +0000682 &bytes[page_size - remaining]) != 0) {
683 printf_debug("Error writing");
684 return 1;
685 }
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000686 remaining -= maxdata;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000687 }
688 }
689
690 return 0;
691}
692
Dominik Geyerb46acba2008-05-16 12:55:55 +0000693int ich_spi_read(struct flashchip *flash, uint8_t * buf)
694{
695 int i, rc = 0;
696 int total_size = flash->total_size * 1024;
697 int page_size = flash->page_size;
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000698 int maxdata = 64;
699
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000700 if (flashbus == BUS_TYPE_VIA_SPI) {
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000701 maxdata = 16;
702 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000703
704 for (i = 0; (i < total_size / page_size) && (rc == 0); i++) {
705 rc = ich_spi_read_page(flash, (void *)(buf + i * page_size),
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000706 i * page_size, maxdata);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000707 }
708
709 return rc;
710}
711
Dominik Geyerb46acba2008-05-16 12:55:55 +0000712int ich_spi_write(struct flashchip *flash, uint8_t * buf)
713{
714 int i, j, rc = 0;
715 int total_size = flash->total_size * 1024;
716 int page_size = flash->page_size;
717 int erase_size = 64 * 1024;
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000718 int maxdata = 64;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000719
720 spi_disable_blockprotect();
721
722 printf("Programming page: \n");
723
724 for (i = 0; i < total_size / erase_size; i++) {
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000725 /* FIMXE: call the chip-specific spi_block_erase_XX instead.
726 * For this, we need to add a block erase function to
727 * struct flashchip.
728 */
729 rc = spi_block_erase_d8(flash, i * erase_size);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000730 if (rc) {
731 printf("Error erasing block at 0x%x\n", i);
732 break;
733 }
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000734
Peter Stuge6a214162008-07-07 05:14:06 +0000735 if (flashbus == BUS_TYPE_VIA_SPI)
736 maxdata = 16;
737
Dominik Geyerb46acba2008-05-16 12:55:55 +0000738 for (j = 0; j < erase_size / page_size; j++) {
Uwe Hermann394131e2008-10-18 21:14:13 +0000739 ich_spi_write_page(flash,
740 (void *)(buf + (i * erase_size) + (j * page_size)),
741 (i * erase_size) + (j * page_size), maxdata);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000742 }
743 }
744
745 printf("\n");
746
747 return rc;
748}
749
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000750int ich_spi_command(unsigned int writecnt, unsigned int readcnt,
751 const unsigned char *writearr, unsigned char *readarr)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000752{
753 int a;
754 int opcode_index = -1;
755 const unsigned char cmd = *writearr;
756 OPCODE *opcode;
757 uint32_t addr = 0;
758 uint8_t *data;
759 int count;
760
Dominik Geyerb46acba2008-05-16 12:55:55 +0000761 /* find cmd in opcodes-table */
762 for (a = 0; a < 8; a++) {
763 if ((curopcodes->opcode[a]).opcode == cmd) {
764 opcode_index = a;
765 break;
766 }
767 }
768
769 /* unknown / not programmed command */
770 if (opcode_index == -1) {
771 printf_debug("Invalid OPCODE 0x%02x\n", cmd);
772 return 1;
773 }
774
775 opcode = &(curopcodes->opcode[opcode_index]);
776
777 /* if opcode-type requires an address */
778 if (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS ||
779 opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000780 addr = (writearr[1] << 16) |
781 (writearr[2] << 8) | (writearr[3] << 0);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000782 }
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000783
Dominik Geyerb46acba2008-05-16 12:55:55 +0000784 /* translate read/write array/count */
785 if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS) {
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000786 data = (uint8_t *) (writearr + 1);
787 count = writecnt - 1;
788 } else if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
789 data = (uint8_t *) (writearr + 4);
790 count = writecnt - 4;
791 } else {
792 data = (uint8_t *) readarr;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000793 count = readcnt;
794 }
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000795
Stefan Reinauer43119562008-11-02 19:51:50 +0000796 if (run_opcode(*opcode, addr, count, data) != 0) {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000797 printf_debug("run OPCODE 0x%02x failed\n", opcode->opcode);
798 return 1;
799 }
800
801 return 0;
802}