blob: 01a6862991ab6003ab0f946b4fed96dd91eb6481 [file] [log] [blame]
Stefan Tauner6ee37e22012-12-29 15:03:51 +00001/*
2 * This file is part of the flashrom project.
3 * It handles everything related to status registers of the JEDEC family 25.
4 *
5 * Copyright (C) 2007, 2008, 2009, 2010 Carl-Daniel Hailfinger
6 * Copyright (C) 2008 coresystems GmbH
7 * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl>
8 * Copyright (C) 2012 Stefan Tauner
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#include "flash.h"
25#include "chipdrivers.h"
26#include "spi.h"
27
28/* === Generic functions === */
29int spi_write_status_enable(struct flashctx *flash)
30{
31 static const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
32 int result;
33
34 /* Send EWSR (Enable Write Status Register). */
35 result = spi_send_command(flash, sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);
36
37 if (result)
38 msg_cerr("%s failed\n", __func__);
39
40 return result;
41}
42
43static int spi_write_status_register_flag(struct flashctx *flash, int status, const unsigned char enable_opcode)
44{
45 int result;
46 int i = 0;
47 /*
48 * WRSR requires either EWSR or WREN depending on chip type.
49 * The code below relies on the fact hat EWSR and WREN have the same
50 * INSIZE and OUTSIZE.
51 */
52 struct spi_command cmds[] = {
53 {
54 .writecnt = JEDEC_WREN_OUTSIZE,
55 .writearr = (const unsigned char[]){ enable_opcode },
56 .readcnt = 0,
57 .readarr = NULL,
58 }, {
59 .writecnt = JEDEC_WRSR_OUTSIZE,
60 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
61 .readcnt = 0,
62 .readarr = NULL,
63 }, {
64 .writecnt = 0,
65 .writearr = NULL,
66 .readcnt = 0,
67 .readarr = NULL,
68 }};
69
70 result = spi_send_multicommand(flash, cmds);
71 if (result) {
72 msg_cerr("%s failed during command execution\n", __func__);
73 /* No point in waiting for the command to complete if execution
74 * failed.
75 */
76 return result;
77 }
78 /* WRSR performs a self-timed erase before the changes take effect.
79 * This may take 50-85 ms in most cases, and some chips apparently
80 * allow running RDSR only once. Therefore pick an initial delay of
81 * 100 ms, then wait in 10 ms steps until a total of 5 s have elapsed.
82 */
83 programmer_delay(100 * 1000);
84 while (spi_read_status_register(flash) & SPI_SR_WIP) {
85 if (++i > 490) {
86 msg_cerr("Error: WIP bit after WRSR never cleared\n");
87 return TIMEOUT_ERROR;
88 }
89 programmer_delay(10 * 1000);
90 }
91 return 0;
92}
93
94int spi_write_status_register(struct flashctx *flash, int status)
95{
96 int feature_bits = flash->chip->feature_bits;
97 int ret = 1;
98
99 if (!(feature_bits & (FEATURE_WRSR_WREN | FEATURE_WRSR_EWSR))) {
100 msg_cdbg("Missing status register write definition, assuming "
101 "EWSR is needed\n");
102 feature_bits |= FEATURE_WRSR_EWSR;
103 }
104 if (feature_bits & FEATURE_WRSR_WREN)
105 ret = spi_write_status_register_flag(flash, status, JEDEC_WREN);
106 if (ret && (feature_bits & FEATURE_WRSR_EWSR))
107 ret = spi_write_status_register_flag(flash, status, JEDEC_EWSR);
108 return ret;
109}
110
111uint8_t spi_read_status_register(struct flashctx *flash)
112{
113 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
114 /* FIXME: No workarounds for driver/hardware bugs in generic code. */
115 unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
116 int ret;
117
118 /* Read Status Register */
119 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
120 if (ret)
121 msg_cerr("RDSR failed!\n");
122
123 return readarr[0];
124}
125
Stefan Tauner9530a022012-12-29 15:04:05 +0000126/* A generic block protection disable.
127 * Tests if a protection is enabled with the block protection mask (bp_mask) and returns success otherwise.
128 * Tests if the register bits are locked with the lock_mask (lock_mask).
Stefan Taunercecb2c52013-06-20 22:55:41 +0000129 * Tests if a hardware protection is active (i.e. low pin/high bit value) with the write protection mask
130 * (wp_mask) and bails out in that case.
131 * If there are register lock bits set we try to disable them by unsetting those bits of the previous register
132 * contents that are set in the lock_mask. We then check if removing the lock bits has worked and continue as if
133 * they never had been engaged:
134 * If the lock bits are out of the way try to disable engaged protections.
135 * To support uncommon global unprotects (e.g. on most AT2[56]xx1(A)) unprotect_mask can be used to force
136 * bits to 0 additionally to those set in bp_mask and lock_mask. Only bits set in unprotect_mask are potentially
137 * preserved when doing the final unprotect.
138 *
139 * To sum up:
140 * bp_mask: set those bits that correspond to the bits in the status register that indicate an active protection
141 * (which should be unset after this function returns).
142 * lock_mask: set the bits that correspond to the bits that lock changing the bits above.
143 * wp_mask: set the bits that correspond to bits indicating non-software revocable protections.
144 * unprotect_mask: set the bits that should be preserved if possible when unprotecting.
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000145 */
Stefan Taunercecb2c52013-06-20 22:55:41 +0000146static int spi_disable_blockprotect_generic(struct flashctx *flash, uint8_t bp_mask, uint8_t lock_mask, uint8_t wp_mask, uint8_t unprotect_mask)
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000147{
148 uint8_t status;
149 int result;
150
151 status = spi_read_status_register(flash);
Stefan Tauner9530a022012-12-29 15:04:05 +0000152 if ((status & bp_mask) == 0) {
153 msg_cdbg2("Block protection is disabled.\n");
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000154 return 0;
Stefan Tauner9530a022012-12-29 15:04:05 +0000155 }
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000156
157 msg_cdbg("Some block protection in effect, disabling... ");
Stefan Tauner9530a022012-12-29 15:04:05 +0000158 if ((status & lock_mask) != 0) {
159 msg_cdbg("\n\tNeed to disable the register lock first... ");
160 if (wp_mask != 0 && (status & wp_mask) == 0) {
161 msg_cerr("Hardware protection is active, disabling write protection is impossible.\n");
162 return 1;
163 }
164 /* All bits except the register lock bit (often called SPRL, SRWD, WPEN) are readonly. */
165 result = spi_write_status_register(flash, status & ~lock_mask);
166 if (result) {
167 msg_cerr("spi_write_status_register failed.\n");
168 return result;
169 }
Stefan Taunercecb2c52013-06-20 22:55:41 +0000170 status = spi_read_status_register(flash);
171 if ((status & lock_mask) != 0) {
172 msg_cerr("Unsetting lock bit(s) failed.\n");
173 return 1;
174 }
Stefan Tauner9530a022012-12-29 15:04:05 +0000175 msg_cdbg("done.\n");
176 }
177 /* Global unprotect. Make sure to mask the register lock bit as well. */
Stefan Taunercecb2c52013-06-20 22:55:41 +0000178 result = spi_write_status_register(flash, status & ~(bp_mask | lock_mask) & unprotect_mask);
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000179 if (result) {
180 msg_cerr("spi_write_status_register failed.\n");
181 return result;
182 }
183 status = spi_read_status_register(flash);
Stefan Tauner9530a022012-12-29 15:04:05 +0000184 if ((status & bp_mask) != 0) {
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000185 msg_cerr("Block protection could not be disabled!\n");
Stefan Taunercecb2c52013-06-20 22:55:41 +0000186 flash->chip->printlock(flash);
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000187 return 1;
188 }
Stefan Tauner9530a022012-12-29 15:04:05 +0000189 msg_cdbg("disabled.\n");
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000190 return 0;
191}
192
Stefan Tauner9530a022012-12-29 15:04:05 +0000193/* A common block protection disable that tries to unset the status register bits masked by 0x3C. */
194int spi_disable_blockprotect(struct flashctx *flash)
195{
Stefan Taunercecb2c52013-06-20 22:55:41 +0000196 return spi_disable_blockprotect_generic(flash, 0x3C, 0, 0, 0xFF);
Stefan Tauner9530a022012-12-29 15:04:05 +0000197}
198
Stefan Taunera60d4082014-06-04 16:17:03 +0000199/* A common block protection disable that tries to unset the status register bits masked by 0x0C (BP0-1) and
200 * protected/locked by bit #7. Useful when bits 4-5 may be non-0). */
201int spi_disable_blockprotect_bp1_srwd(struct flashctx *flash)
202{
203 return spi_disable_blockprotect_generic(flash, 0x0C, 1 << 7, 0, 0xFF);
204}
205
Stefan Tauner278ba6e2013-06-28 21:28:27 +0000206/* A common block protection disable that tries to unset the status register bits masked by 0x1C (BP0-2) and
207 * protected/locked by bit #7. Useful when bit #5 is neither a protection bit nor reserved (and hence possibly
208 * non-0). */
209int spi_disable_blockprotect_bp2_srwd(struct flashctx *flash)
210{
211 return spi_disable_blockprotect_generic(flash, 0x1C, 1 << 7, 0, 0xFF);
212}
213
214/* A common block protection disable that tries to unset the status register bits masked by 0x3C (BP0-3) and
215 * protected/locked by bit #7. */
216int spi_disable_blockprotect_bp3_srwd(struct flashctx *flash)
217{
218 return spi_disable_blockprotect_generic(flash, 0x3C, 1 << 7, 0, 0xFF);
219}
220
221/* A common block protection disable that tries to unset the status register bits masked by 0x7C (BP0-4) and
222 * protected/locked by bit #7. */
223int spi_disable_blockprotect_bp4_srwd(struct flashctx *flash)
224{
225 return spi_disable_blockprotect_generic(flash, 0x7C, 1 << 7, 0, 0xFF);
226}
Stefan Tauner9530a022012-12-29 15:04:05 +0000227
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000228static void spi_prettyprint_status_register_hex(uint8_t status)
229{
230 msg_cdbg("Chip status register is 0x%02x.\n", status);
231}
232
Stefan Taunerb6b00e92013-06-28 21:28:43 +0000233/* Common highest bit: Status Register Write Disable (SRWD) or Status Register Protect (SRP). */
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000234static void spi_prettyprint_status_register_srwd(uint8_t status)
235{
Stefan Taunerb6b00e92013-06-28 21:28:43 +0000236 msg_cdbg("Chip status register: Status Register Write Disable (SRWD, SRP, ...) is %sset\n",
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000237 (status & (1 << 7)) ? "" : "not ");
238}
239
240/* Common highest bit: Block Protect Write Disable (BPL). */
241static void spi_prettyprint_status_register_bpl(uint8_t status)
242{
243 msg_cdbg("Chip status register: Block Protect Write Disable (BPL) is %sset\n",
244 (status & (1 << 7)) ? "" : "not ");
245}
246
247/* Common lowest 2 bits: WEL and WIP. */
248static void spi_prettyprint_status_register_welwip(uint8_t status)
249{
250 msg_cdbg("Chip status register: Write Enable Latch (WEL) is %sset\n",
251 (status & (1 << 1)) ? "" : "not ");
252 msg_cdbg("Chip status register: Write In Progress (WIP/BUSY) is %sset\n",
253 (status & (1 << 0)) ? "" : "not ");
254}
255
256/* Common block protection (BP) bits. */
257static void spi_prettyprint_status_register_bp(uint8_t status, int bp)
258{
259 switch (bp) {
260 /* Fall through. */
261 case 4:
262 msg_cdbg("Chip status register: Block Protect 4 (BP4) is %sset\n",
Stefan Tauner5c316f92015-02-08 21:57:52 +0000263 (status & (1 << 6)) ? "" : "not ");
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000264 case 3:
265 msg_cdbg("Chip status register: Block Protect 3 (BP3) is %sset\n",
266 (status & (1 << 5)) ? "" : "not ");
267 case 2:
268 msg_cdbg("Chip status register: Block Protect 2 (BP2) is %sset\n",
269 (status & (1 << 4)) ? "" : "not ");
270 case 1:
271 msg_cdbg("Chip status register: Block Protect 1 (BP1) is %sset\n",
272 (status & (1 << 3)) ? "" : "not ");
273 case 0:
274 msg_cdbg("Chip status register: Block Protect 0 (BP0) is %sset\n",
275 (status & (1 << 2)) ? "" : "not ");
276 }
277}
278
279/* Unnamed bits. */
Aidan Thorntondb4e87d2013-08-27 18:01:53 +0000280void spi_prettyprint_status_register_bit(uint8_t status, int bit)
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000281{
282 msg_cdbg("Chip status register: Bit %i is %sset\n", bit, (status & (1 << bit)) ? "" : "not ");
283}
284
285int spi_prettyprint_status_register_plain(struct flashctx *flash)
286{
287 uint8_t status = spi_read_status_register(flash);
288 spi_prettyprint_status_register_hex(status);
289 return 0;
290}
291
Stefan Tauner278ba6e2013-06-28 21:28:27 +0000292/* Print the plain hex value and the welwip bits only. */
293int spi_prettyprint_status_register_default_welwip(struct flashctx *flash)
294{
295 uint8_t status = spi_read_status_register(flash);
296 spi_prettyprint_status_register_hex(status);
297
298 spi_prettyprint_status_register_welwip(status);
299 return 0;
300}
301
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000302/* Works for many chips of the
303 * AMIC A25L series
304 * and MX MX25L512
305 */
Stefan Tauner12f3d512014-05-27 21:27:27 +0000306int spi_prettyprint_status_register_bp1_srwd(struct flashctx *flash)
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000307{
308 uint8_t status = spi_read_status_register(flash);
309 spi_prettyprint_status_register_hex(status);
310
311 spi_prettyprint_status_register_srwd(status);
312 spi_prettyprint_status_register_bit(status, 6);
313 spi_prettyprint_status_register_bit(status, 5);
314 spi_prettyprint_status_register_bit(status, 4);
315 spi_prettyprint_status_register_bp(status, 1);
316 spi_prettyprint_status_register_welwip(status);
317 return 0;
318}
319
320/* Works for many chips of the
321 * AMIC A25L series
Stefan Taunerf4451612013-04-19 01:59:15 +0000322 * PMC Pm25LD series
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000323 */
Stefan Tauner12f3d512014-05-27 21:27:27 +0000324int spi_prettyprint_status_register_bp2_srwd(struct flashctx *flash)
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000325{
326 uint8_t status = spi_read_status_register(flash);
327 spi_prettyprint_status_register_hex(status);
328
329 spi_prettyprint_status_register_srwd(status);
330 spi_prettyprint_status_register_bit(status, 6);
331 spi_prettyprint_status_register_bit(status, 5);
332 spi_prettyprint_status_register_bp(status, 2);
333 spi_prettyprint_status_register_welwip(status);
334 return 0;
335}
336
337/* Works for many chips of the
338 * ST M25P series
339 * MX MX25L series
340 */
Stefan Tauner12f3d512014-05-27 21:27:27 +0000341int spi_prettyprint_status_register_bp3_srwd(struct flashctx *flash)
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000342{
343 uint8_t status = spi_read_status_register(flash);
344 spi_prettyprint_status_register_hex(status);
345
346 spi_prettyprint_status_register_srwd(status);
347 spi_prettyprint_status_register_bit(status, 6);
348 spi_prettyprint_status_register_bp(status, 3);
349 spi_prettyprint_status_register_welwip(status);
350 return 0;
351}
352
Stefan Tauner12f3d512014-05-27 21:27:27 +0000353int spi_prettyprint_status_register_bp4_srwd(struct flashctx *flash)
Stefan Tauner278ba6e2013-06-28 21:28:27 +0000354{
355 uint8_t status = spi_read_status_register(flash);
356 spi_prettyprint_status_register_hex(status);
357
358 spi_prettyprint_status_register_srwd(status);
359 spi_prettyprint_status_register_bp(status, 4);
360 spi_prettyprint_status_register_welwip(status);
361 return 0;
362}
363
Stefan Tauner85f09f72014-05-27 21:27:14 +0000364int spi_prettyprint_status_register_bp2_bpl(struct flashctx *flash)
365{
366 uint8_t status = spi_read_status_register(flash);
367 spi_prettyprint_status_register_hex(status);
368
369 spi_prettyprint_status_register_bpl(status);
370 spi_prettyprint_status_register_bit(status, 6);
371 spi_prettyprint_status_register_bit(status, 5);
372 spi_prettyprint_status_register_bp(status, 2);
373 spi_prettyprint_status_register_welwip(status);
374 return 0;
375}
376
Ben Gardnerbcf61092015-11-22 02:23:31 +0000377int spi_prettyprint_status_register_bp2_tb_bpl(struct flashctx *flash)
378{
379 uint8_t status = spi_read_status_register(flash);
380 spi_prettyprint_status_register_hex(status);
381
382 spi_prettyprint_status_register_bpl(status);
383 spi_prettyprint_status_register_bit(status, 6);
384 msg_cdbg("Chip status register: Top/Bottom (TB) is %s\n", (status & (1 << 5)) ? "bottom" : "top");
385 spi_prettyprint_status_register_bp(status, 2);
386 spi_prettyprint_status_register_welwip(status);
387 return 0;
388}
389
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000390/* === Amic ===
391 * FIXME: spi_disable_blockprotect is incorrect but works fine for chips using
Stefan Tauner12f3d512014-05-27 21:27:27 +0000392 * spi_prettyprint_status_register_bp1_srwd or
393 * spi_prettyprint_status_register_bp2_srwd.
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000394 * FIXME: spi_disable_blockprotect is incorrect and will fail for chips using
395 * spi_prettyprint_status_register_amic_a25l032 if those have locks controlled
396 * by the second status register.
397 */
398
399int spi_prettyprint_status_register_amic_a25l032(struct flashctx *flash)
400{
401 uint8_t status = spi_read_status_register(flash);
402 spi_prettyprint_status_register_hex(status);
403
404 spi_prettyprint_status_register_srwd(status);
405 msg_cdbg("Chip status register: Sector Protect Size (SEC) is %i KB\n", (status & (1 << 6)) ? 4 : 64);
406 msg_cdbg("Chip status register: Top/Bottom (TB) is %s\n", (status & (1 << 5)) ? "bottom" : "top");
407 spi_prettyprint_status_register_bp(status, 2);
408 spi_prettyprint_status_register_welwip(status);
409 msg_cdbg("Chip status register 2 is NOT decoded!\n");
410 return 0;
411}
412
413/* === Atmel === */
414
415static void spi_prettyprint_status_register_atmel_at25_wpen(uint8_t status)
416{
417 msg_cdbg("Chip status register: Write Protect Enable (WPEN) is %sset\n",
418 (status & (1 << 7)) ? "" : "not ");
419}
420
421static void spi_prettyprint_status_register_atmel_at25_srpl(uint8_t status)
422{
423 msg_cdbg("Chip status register: Sector Protection Register Lock (SRPL) is %sset\n",
424 (status & (1 << 7)) ? "" : "not ");
425}
426
427static void spi_prettyprint_status_register_atmel_at25_epewpp(uint8_t status)
428{
429 msg_cdbg("Chip status register: Erase/Program Error (EPE) is %sset\n",
430 (status & (1 << 5)) ? "" : "not ");
431 msg_cdbg("Chip status register: WP# pin (WPP) is %sasserted\n",
432 (status & (1 << 4)) ? "not " : "");
433}
434
435static void spi_prettyprint_status_register_atmel_at25_swp(uint8_t status)
436{
437 msg_cdbg("Chip status register: Software Protection Status (SWP): ");
438 switch (status & (3 << 2)) {
439 case 0x0 << 2:
440 msg_cdbg("no sectors are protected\n");
441 break;
442 case 0x1 << 2:
443 msg_cdbg("some sectors are protected\n");
444 /* FIXME: Read individual Sector Protection Registers. */
445 break;
446 case 0x3 << 2:
447 msg_cdbg("all sectors are protected\n");
448 break;
449 default:
450 msg_cdbg("reserved for future use\n");
451 break;
452 }
453}
454
455int spi_prettyprint_status_register_at25df(struct flashctx *flash)
456{
457 uint8_t status = spi_read_status_register(flash);
458 spi_prettyprint_status_register_hex(status);
459
460 spi_prettyprint_status_register_atmel_at25_srpl(status);
461 spi_prettyprint_status_register_bit(status, 6);
462 spi_prettyprint_status_register_atmel_at25_epewpp(status);
463 spi_prettyprint_status_register_atmel_at25_swp(status);
464 spi_prettyprint_status_register_welwip(status);
465 return 0;
466}
467
468int spi_prettyprint_status_register_at25df_sec(struct flashctx *flash)
469{
470 /* FIXME: We should check the security lockdown. */
471 msg_cdbg("Ignoring security lockdown (if present)\n");
472 msg_cdbg("Ignoring status register byte 2\n");
473 return spi_prettyprint_status_register_at25df(flash);
474}
475
Stefan Tauner57794ac2012-12-29 15:04:20 +0000476/* used for AT25F512, AT25F1024(A), AT25F2048 */
477int spi_prettyprint_status_register_at25f(struct flashctx *flash)
478{
479 uint8_t status;
480
481 status = spi_read_status_register(flash);
482 spi_prettyprint_status_register_hex(status);
483
484 spi_prettyprint_status_register_atmel_at25_wpen(status);
485 spi_prettyprint_status_register_bit(status, 6);
486 spi_prettyprint_status_register_bit(status, 5);
487 spi_prettyprint_status_register_bit(status, 4);
488 spi_prettyprint_status_register_bp(status, 1);
489 spi_prettyprint_status_register_welwip(status);
490 return 0;
491}
492
493int spi_prettyprint_status_register_at25f512a(struct flashctx *flash)
494{
495 uint8_t status;
496
497 status = spi_read_status_register(flash);
498 spi_prettyprint_status_register_hex(status);
499
500 spi_prettyprint_status_register_atmel_at25_wpen(status);
501 spi_prettyprint_status_register_bit(status, 6);
502 spi_prettyprint_status_register_bit(status, 5);
503 spi_prettyprint_status_register_bit(status, 4);
504 spi_prettyprint_status_register_bit(status, 3);
505 spi_prettyprint_status_register_bp(status, 0);
506 spi_prettyprint_status_register_welwip(status);
507 return 0;
508}
509
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000510int spi_prettyprint_status_register_at25f512b(struct flashctx *flash)
511{
512 uint8_t status = spi_read_status_register(flash);
513 spi_prettyprint_status_register_hex(status);
514
515 spi_prettyprint_status_register_atmel_at25_srpl(status);
516 spi_prettyprint_status_register_bit(status, 6);
517 spi_prettyprint_status_register_atmel_at25_epewpp(status);
518 spi_prettyprint_status_register_bit(status, 3);
519 spi_prettyprint_status_register_bp(status, 0);
520 spi_prettyprint_status_register_welwip(status);
521 return 0;
522}
523
Stefan Tauner57794ac2012-12-29 15:04:20 +0000524int spi_prettyprint_status_register_at25f4096(struct flashctx *flash)
525{
526 uint8_t status;
527
528 status = spi_read_status_register(flash);
529 spi_prettyprint_status_register_hex(status);
530
531 spi_prettyprint_status_register_atmel_at25_wpen(status);
532 spi_prettyprint_status_register_bit(status, 6);
533 spi_prettyprint_status_register_bit(status, 5);
534 spi_prettyprint_status_register_bp(status, 2);
535 spi_prettyprint_status_register_welwip(status);
536 return 0;
537}
538
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000539int spi_prettyprint_status_register_at25fs010(struct flashctx *flash)
540{
541 uint8_t status = spi_read_status_register(flash);
542 spi_prettyprint_status_register_hex(status);
543
544 spi_prettyprint_status_register_atmel_at25_wpen(status);
545 msg_cdbg("Chip status register: Bit 6 / Block Protect 4 (BP4) is "
546 "%sset\n", (status & (1 << 6)) ? "" : "not ");
547 msg_cdbg("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
548 "%sset\n", (status & (1 << 5)) ? "" : "not ");
549 spi_prettyprint_status_register_bit(status, 4);
550 msg_cdbg("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
551 "%sset\n", (status & (1 << 3)) ? "" : "not ");
552 msg_cdbg("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
553 "%sset\n", (status & (1 << 2)) ? "" : "not ");
554 /* FIXME: Pretty-print detailed sector protection status. */
555 spi_prettyprint_status_register_welwip(status);
556 return 0;
557}
558
559int spi_prettyprint_status_register_at25fs040(struct flashctx *flash)
560{
561 uint8_t status = spi_read_status_register(flash);
562 spi_prettyprint_status_register_hex(status);
563
564 spi_prettyprint_status_register_atmel_at25_wpen(status);
565 spi_prettyprint_status_register_bp(status, 4);
566 /* FIXME: Pretty-print detailed sector protection status. */
567 spi_prettyprint_status_register_welwip(status);
568 return 0;
569}
570
571int spi_prettyprint_status_register_at26df081a(struct flashctx *flash)
572{
573 uint8_t status = spi_read_status_register(flash);
574 spi_prettyprint_status_register_hex(status);
575
576 spi_prettyprint_status_register_atmel_at25_srpl(status);
577 msg_cdbg("Chip status register: Sequential Program Mode Status (SPM) is %sset\n",
578 (status & (1 << 6)) ? "" : "not ");
579 spi_prettyprint_status_register_atmel_at25_epewpp(status);
580 spi_prettyprint_status_register_atmel_at25_swp(status);
581 spi_prettyprint_status_register_welwip(status);
582 return 0;
583}
584
Stefan Taunercecb2c52013-06-20 22:55:41 +0000585/* Some Atmel DataFlash chips support per sector protection bits and the write protection bits in the status
586 * register do indicate if none, some or all sectors are protected. It is possible to globally (un)lock all
587 * sectors at once by writing 0 not only the protection bits (2 and 3) but also completely unrelated bits (4 and
588 * 5) which normally are not touched.
589 * Affected are all known Atmel chips matched by AT2[56]D[FLQ]..1A? but the AT26DF041. */
590int spi_disable_blockprotect_at2x_global_unprotect(struct flashctx *flash)
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000591{
Stefan Taunercecb2c52013-06-20 22:55:41 +0000592 return spi_disable_blockprotect_generic(flash, 0x0C, 1 << 7, 1 << 4, 0x00);
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000593}
594
Stefan Taunercecb2c52013-06-20 22:55:41 +0000595int spi_disable_blockprotect_at2x_global_unprotect_sec(struct flashctx *flash)
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000596{
597 /* FIXME: We should check the security lockdown. */
598 msg_cinfo("Ignoring security lockdown (if present)\n");
Stefan Taunercecb2c52013-06-20 22:55:41 +0000599 return spi_disable_blockprotect_at2x_global_unprotect(flash);
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000600}
601
Stefan Tauner57794ac2012-12-29 15:04:20 +0000602int spi_disable_blockprotect_at25f(struct flashctx *flash)
603{
Stefan Taunercecb2c52013-06-20 22:55:41 +0000604 return spi_disable_blockprotect_generic(flash, 0x0C, 1 << 7, 0, 0xFF);
Stefan Tauner57794ac2012-12-29 15:04:20 +0000605}
606
607int spi_disable_blockprotect_at25f512a(struct flashctx *flash)
608{
Stefan Taunercecb2c52013-06-20 22:55:41 +0000609 return spi_disable_blockprotect_generic(flash, 0x04, 1 << 7, 0, 0xFF);
Stefan Tauner57794ac2012-12-29 15:04:20 +0000610}
611
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000612int spi_disable_blockprotect_at25f512b(struct flashctx *flash)
613{
Stefan Taunercecb2c52013-06-20 22:55:41 +0000614 return spi_disable_blockprotect_generic(flash, 0x04, 1 << 7, 1 << 4, 0xFF);
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000615}
616
617int spi_disable_blockprotect_at25fs010(struct flashctx *flash)
618{
Stefan Taunercecb2c52013-06-20 22:55:41 +0000619 return spi_disable_blockprotect_generic(flash, 0x6C, 1 << 7, 0, 0xFF);
Stefan Tauner9530a022012-12-29 15:04:05 +0000620 }
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000621
622int spi_disable_blockprotect_at25fs040(struct flashctx *flash)
623{
Stefan Taunercecb2c52013-06-20 22:55:41 +0000624 return spi_disable_blockprotect_generic(flash, 0x7C, 1 << 7, 0, 0xFF);
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000625}
626
Nikolay Nikolaevd0e3ea12013-06-28 21:29:08 +0000627/* === Eon === */
628
629int spi_prettyprint_status_register_en25s_wp(struct flashctx *flash)
630{
631 uint8_t status = spi_read_status_register(flash);
632 spi_prettyprint_status_register_hex(status);
633
634 spi_prettyprint_status_register_srwd(status);
635 msg_cdbg("Chip status register: WP# disable (WPDIS) is %sabled\n", (status & (1 << 6)) ? "en " : "dis");
636 spi_prettyprint_status_register_bp(status, 3);
637 spi_prettyprint_status_register_welwip(status);
638 return 0;
639}
640
Nikolay Nikolaevc80c4a32013-06-28 21:29:44 +0000641/* === Intel/Numonyx/Micron - Spansion === */
Stefan Tauner54aaa4a2012-12-29 15:04:12 +0000642
Nikolay Nikolaev6f59b0b2013-06-28 21:29:51 +0000643int spi_disable_blockprotect_n25q(struct flashctx *flash)
644{
645 return spi_disable_blockprotect_generic(flash, 0x5C, 1 << 7, 0, 0xFF);
646}
647
648int spi_prettyprint_status_register_n25q(struct flashctx *flash)
649{
650 uint8_t status = spi_read_status_register(flash);
651 spi_prettyprint_status_register_hex(status);
652
653 spi_prettyprint_status_register_srwd(status);
654 if (flash->chip->total_size <= 32 / 8 * 1024) /* N25Q16 and N25Q32: reserved */
655 spi_prettyprint_status_register_bit(status, 6);
656 else
657 msg_cdbg("Chip status register: Block Protect 3 (BP3) is %sset\n",
658 (status & (1 << 6)) ? "" : "not ");
659 msg_cdbg("Chip status register: Top/Bottom (TB) is %s\n", (status & (1 << 5)) ? "bottom" : "top");
660 spi_prettyprint_status_register_bp(status, 2);
661 spi_prettyprint_status_register_welwip(status);
662 return 0;
663}
664
Nikolay Nikolaevc80c4a32013-06-28 21:29:44 +0000665/* Used by Intel/Numonyx S33 and Spansion S25FL-S chips */
Stefan Tauner54aaa4a2012-12-29 15:04:12 +0000666/* TODO: Clear P_FAIL and E_FAIL with Clear SR Fail Flags Command (30h) here? */
Nikolay Nikolaevc80c4a32013-06-28 21:29:44 +0000667int spi_disable_blockprotect_bp2_ep_srwd(struct flashctx *flash)
Stefan Tauner54aaa4a2012-12-29 15:04:12 +0000668{
Stefan Tauner278ba6e2013-06-28 21:28:27 +0000669 return spi_disable_blockprotect_bp2_srwd(flash);
Stefan Tauner54aaa4a2012-12-29 15:04:12 +0000670}
671
Nikolay Nikolaevc80c4a32013-06-28 21:29:44 +0000672/* Used by Intel/Numonyx S33 and Spansion S25FL-S chips */
673int spi_prettyprint_status_register_bp2_ep_srwd(struct flashctx *flash)
Stefan Tauner54aaa4a2012-12-29 15:04:12 +0000674{
675 uint8_t status = spi_read_status_register(flash);
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000676 spi_prettyprint_status_register_hex(status);
Stefan Tauner54aaa4a2012-12-29 15:04:12 +0000677
678 spi_prettyprint_status_register_srwd(status);
679 msg_cdbg("Chip status register: Program Fail Flag (P_FAIL) is %sset\n",
680 (status & (1 << 6)) ? "" : "not ");
681 msg_cdbg("Chip status register: Erase Fail Flag (E_FAIL) is %sset\n",
682 (status & (1 << 5)) ? "" : "not ");
683 spi_prettyprint_status_register_bp(status, 2);
684 spi_prettyprint_status_register_welwip(status);
685 return 0;
686}
687
Stefan Tauner6ee37e22012-12-29 15:03:51 +0000688/* === SST === */
689
690static void spi_prettyprint_status_register_sst25_common(uint8_t status)
691{
692 spi_prettyprint_status_register_hex(status);
693
694 spi_prettyprint_status_register_bpl(status);
695 msg_cdbg("Chip status register: Auto Address Increment Programming (AAI) is %sset\n",
696 (status & (1 << 6)) ? "" : "not ");
697 spi_prettyprint_status_register_bp(status, 3);
698 spi_prettyprint_status_register_welwip(status);
699}
700
701int spi_prettyprint_status_register_sst25(struct flashctx *flash)
702{
703 uint8_t status = spi_read_status_register(flash);
704 spi_prettyprint_status_register_sst25_common(status);
705 return 0;
706}
707
708int spi_prettyprint_status_register_sst25vf016(struct flashctx *flash)
709{
710 static const char *const bpt[] = {
711 "none",
712 "1F0000H-1FFFFFH",
713 "1E0000H-1FFFFFH",
714 "1C0000H-1FFFFFH",
715 "180000H-1FFFFFH",
716 "100000H-1FFFFFH",
717 "all", "all"
718 };
719 uint8_t status = spi_read_status_register(flash);
720 spi_prettyprint_status_register_sst25_common(status);
721 msg_cdbg("Resulting block protection : %s\n", bpt[(status & 0x1c) >> 2]);
722 return 0;
723}
724
725int spi_prettyprint_status_register_sst25vf040b(struct flashctx *flash)
726{
727 static const char *const bpt[] = {
728 "none",
729 "0x70000-0x7ffff",
730 "0x60000-0x7ffff",
731 "0x40000-0x7ffff",
732 "all blocks", "all blocks", "all blocks", "all blocks"
733 };
734 uint8_t status = spi_read_status_register(flash);
735 spi_prettyprint_status_register_sst25_common(status);
736 msg_cdbg("Resulting block protection : %s\n", bpt[(status & 0x1c) >> 2]);
737 return 0;
738}