blob: 43566656831411e2a1649794618f845e61f1eafa [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
27enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000055#if CONFIG_FT2232_SPI == 1
56 PROGRAMMER_FT2232_SPI,
57#endif
58#if CONFIG_SERPROG == 1
59 PROGRAMMER_SERPROG,
60#endif
61#if CONFIG_BUSPIRATE_SPI == 1
62 PROGRAMMER_BUSPIRATE_SPI,
63#endif
64#if CONFIG_DEDIPROG == 1
65 PROGRAMMER_DEDIPROG,
66#endif
67#if CONFIG_RAYER_SPI == 1
68 PROGRAMMER_RAYER_SPI,
69#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000070#if CONFIG_NICINTEL_SPI == 1
71 PROGRAMMER_NICINTEL_SPI,
72#endif
Mark Marshall90021f22010-12-03 14:48:11 +000073#if CONFIG_OGP_SPI == 1
74 PROGRAMMER_OGP_SPI,
75#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000076#if CONFIG_SATAMV == 1
77 PROGRAMMER_SATAMV,
78#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000079 PROGRAMMER_INVALID /* This must always be the last entry. */
80};
81
82extern enum programmer programmer;
83
84struct programmer_entry {
85 const char *vendor;
86 const char *name;
87
88 int (*init) (void);
89 int (*shutdown) (void);
90
91 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
92 size_t len);
93 void (*unmap_flash_region) (void *virt_addr, size_t len);
94
95 void (*chip_writeb) (uint8_t val, chipaddr addr);
96 void (*chip_writew) (uint16_t val, chipaddr addr);
97 void (*chip_writel) (uint32_t val, chipaddr addr);
98 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
99 uint8_t (*chip_readb) (const chipaddr addr);
100 uint16_t (*chip_readw) (const chipaddr addr);
101 uint32_t (*chip_readl) (const chipaddr addr);
102 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
103 void (*delay) (int usecs);
104};
105
106extern const struct programmer_entry programmer_table[];
107
108int programmer_init(char *param);
109int programmer_shutdown(void);
110
111enum bitbang_spi_master_type {
112 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
113#if CONFIG_RAYER_SPI == 1
114 BITBANG_SPI_MASTER_RAYER,
115#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000116#if CONFIG_NICINTEL_SPI == 1
117 BITBANG_SPI_MASTER_NICINTEL,
118#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000119#if CONFIG_INTERNAL == 1
120#if defined(__i386__) || defined(__x86_64__)
121 BITBANG_SPI_MASTER_MCP,
122#endif
123#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000124#if CONFIG_OGP_SPI == 1
125 BITBANG_SPI_MASTER_OGP,
126#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000127};
128
129struct bitbang_spi_master {
130 enum bitbang_spi_master_type type;
131
132 /* Note that CS# is active low, so val=0 means the chip is active. */
133 void (*set_cs) (int val);
134 void (*set_sck) (int val);
135 void (*set_mosi) (int val);
136 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000137 void (*request_bus) (void);
138 void (*release_bus) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000139};
140
141#if CONFIG_INTERNAL == 1
142struct penable {
143 uint16_t vendor_id;
144 uint16_t device_id;
145 int status;
146 const char *vendor_name;
147 const char *device_name;
148 int (*doit) (struct pci_dev *dev, const char *name);
149};
150
151extern const struct penable chipset_enables[];
152
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000153enum board_match_phase {
154 P1,
155 P2,
156 P3
157};
158
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000159struct board_pciid_enable {
160 /* Any device, but make it sensible, like the ISA bridge. */
161 uint16_t first_vendor;
162 uint16_t first_device;
163 uint16_t first_card_vendor;
164 uint16_t first_card_device;
165
166 /* Any device, but make it sensible, like
167 * the host bridge. May be NULL.
168 */
169 uint16_t second_vendor;
170 uint16_t second_device;
171 uint16_t second_card_vendor;
172 uint16_t second_card_device;
173
174 /* Pattern to match DMI entries */
175 const char *dmi_pattern;
176
177 /* The vendor / part name from the coreboot table. */
178 const char *lb_vendor;
179 const char *lb_part;
180
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000181 enum board_match_phase phase;
182
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000183 const char *vendor_name;
184 const char *board_name;
185
186 int max_rom_decode_parallel;
187 int status;
188 int (*enable) (void);
189};
190
191extern const struct board_pciid_enable board_pciid_enables[];
192
193struct board_info {
194 const char *vendor;
195 const char *name;
196 const int working;
197#ifdef CONFIG_PRINT_WIKI
198 const char *url;
199 const char *note;
200#endif
201};
202
203extern const struct board_info boards_known[];
204extern const struct board_info laptops_known[];
205#endif
206
207/* udelay.c */
208void myusec_delay(int usecs);
209void myusec_calibrate_delay(void);
210void internal_delay(int usecs);
211
212#if NEED_PCI == 1
213/* pcidev.c */
214extern uint32_t io_base_addr;
215extern struct pci_access *pacc;
216extern struct pci_dev *pcidev_dev;
217struct pcidev_status {
218 uint16_t vendor_id;
219 uint16_t device_id;
220 int status;
221 const char *vendor_name;
222 const char *device_name;
223};
Carl-Daniel Hailfinger8a19ef12011-02-15 22:44:27 +0000224uintptr_t pcidev_validate(struct pci_dev *dev, int bar, const struct pcidev_status *devs);
Carl-Daniel Hailfinger40446ee2011-03-07 01:08:09 +0000225uintptr_t pcidev_init(int bar, const struct pcidev_status *devs);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000226/* rpci_write_* are reversible writes. The original PCI config space register
227 * contents will be restored on shutdown.
228 */
Idwer Vollering1a6162e2010-12-26 23:55:19 +0000229int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
230int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
231int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000232#endif
233
234/* print.c */
Carl-Daniel Hailfingerd9535582011-03-08 00:09:11 +0000235#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000236void print_supported_pcidevs(const struct pcidev_status *devs);
237#endif
238
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000239#if CONFIG_INTERNAL
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000240/* board_enable.c */
241void w836xx_ext_enter(uint16_t port);
242void w836xx_ext_leave(uint16_t port);
243int it8705f_write_enable(uint8_t port);
244uint8_t sio_read(uint16_t port, uint8_t reg);
245void sio_write(uint16_t port, uint8_t reg, uint8_t data);
246void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000247void board_handle_before_superio(void);
248void board_handle_before_laptop(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000249int board_flash_enable(const char *vendor, const char *part);
250
251/* chipset_enable.c */
252int chipset_flash_enable(void);
253
254/* processor_enable.c */
255int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000256#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000257
258/* physmap.c */
259void *physmap(const char *descr, unsigned long phys_addr, size_t len);
260void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
261void physunmap(void *virt_addr, size_t len);
262int setup_cpu_msr(int cpu);
263void cleanup_cpu_msr(void);
264
265/* cbtable.c */
266void lb_vendor_dev_from_string(char *boardstring);
267int coreboot_init(void);
268extern char *lb_part, *lb_vendor;
269extern int partvendor_from_cbtable;
270
271/* dmi.c */
272extern int has_dmi_support;
273void dmi_init(void);
274int dmi_match(const char *pattern);
275
276/* internal.c */
277#if NEED_PCI == 1
278struct superio {
279 uint16_t vendor;
280 uint16_t port;
281 uint16_t model;
282};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000283extern struct superio superios[];
284extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000285#define SUPERIO_VENDOR_NONE 0x0
286#define SUPERIO_VENDOR_ITE 0x1
287struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
288struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
289struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
290struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
291 uint16_t card_vendor, uint16_t card_device);
292#endif
293void get_io_perms(void);
294void release_io_perms(void);
295#if CONFIG_INTERNAL == 1
296extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000297extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000298extern int force_boardenable;
299extern int force_boardmismatch;
300void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000301int register_superio(struct superio s);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000302int internal_init(void);
303int internal_shutdown(void);
304void internal_chip_writeb(uint8_t val, chipaddr addr);
305void internal_chip_writew(uint16_t val, chipaddr addr);
306void internal_chip_writel(uint32_t val, chipaddr addr);
307uint8_t internal_chip_readb(const chipaddr addr);
308uint16_t internal_chip_readw(const chipaddr addr);
309uint32_t internal_chip_readl(const chipaddr addr);
310void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
311#endif
312
313/* hwaccess.c */
314void mmio_writeb(uint8_t val, void *addr);
315void mmio_writew(uint16_t val, void *addr);
316void mmio_writel(uint32_t val, void *addr);
317uint8_t mmio_readb(void *addr);
318uint16_t mmio_readw(void *addr);
319uint32_t mmio_readl(void *addr);
320void mmio_le_writeb(uint8_t val, void *addr);
321void mmio_le_writew(uint16_t val, void *addr);
322void mmio_le_writel(uint32_t val, void *addr);
323uint8_t mmio_le_readb(void *addr);
324uint16_t mmio_le_readw(void *addr);
325uint32_t mmio_le_readl(void *addr);
326#define pci_mmio_writeb mmio_le_writeb
327#define pci_mmio_writew mmio_le_writew
328#define pci_mmio_writel mmio_le_writel
329#define pci_mmio_readb mmio_le_readb
330#define pci_mmio_readw mmio_le_readw
331#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000332void rmmio_writeb(uint8_t val, void *addr);
333void rmmio_writew(uint16_t val, void *addr);
334void rmmio_writel(uint32_t val, void *addr);
335void rmmio_le_writeb(uint8_t val, void *addr);
336void rmmio_le_writew(uint16_t val, void *addr);
337void rmmio_le_writel(uint32_t val, void *addr);
338#define pci_rmmio_writeb rmmio_le_writeb
339#define pci_rmmio_writew rmmio_le_writew
340#define pci_rmmio_writel rmmio_le_writel
341void rmmio_valb(void *addr);
342void rmmio_valw(void *addr);
343void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000344
345/* programmer.c */
346int noop_shutdown(void);
347void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
348void fallback_unmap(void *virt_addr, size_t len);
349uint8_t noop_chip_readb(const chipaddr addr);
350void noop_chip_writeb(uint8_t val, chipaddr addr);
351void fallback_chip_writew(uint16_t val, chipaddr addr);
352void fallback_chip_writel(uint32_t val, chipaddr addr);
353void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
354uint16_t fallback_chip_readw(const chipaddr addr);
355uint32_t fallback_chip_readl(const chipaddr addr);
356void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
357
358/* dummyflasher.c */
359#if CONFIG_DUMMY == 1
360int dummy_init(void);
361int dummy_shutdown(void);
362void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
363void dummy_unmap(void *virt_addr, size_t len);
364void dummy_chip_writeb(uint8_t val, chipaddr addr);
365void dummy_chip_writew(uint16_t val, chipaddr addr);
366void dummy_chip_writel(uint32_t val, chipaddr addr);
367void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
368uint8_t dummy_chip_readb(const chipaddr addr);
369uint16_t dummy_chip_readw(const chipaddr addr);
370uint32_t dummy_chip_readl(const chipaddr addr);
371void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
372int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
373 const unsigned char *writearr, unsigned char *readarr);
374int dummy_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
375int dummy_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
376#endif
377
378/* nic3com.c */
379#if CONFIG_NIC3COM == 1
380int nic3com_init(void);
381int nic3com_shutdown(void);
382void nic3com_chip_writeb(uint8_t val, chipaddr addr);
383uint8_t nic3com_chip_readb(const chipaddr addr);
384extern const struct pcidev_status nics_3com[];
385#endif
386
387/* gfxnvidia.c */
388#if CONFIG_GFXNVIDIA == 1
389int gfxnvidia_init(void);
390int gfxnvidia_shutdown(void);
391void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
392uint8_t gfxnvidia_chip_readb(const chipaddr addr);
393extern const struct pcidev_status gfx_nvidia[];
394#endif
395
396/* drkaiser.c */
397#if CONFIG_DRKAISER == 1
398int drkaiser_init(void);
399int drkaiser_shutdown(void);
400void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
401uint8_t drkaiser_chip_readb(const chipaddr addr);
402extern const struct pcidev_status drkaiser_pcidev[];
403#endif
404
405/* nicrealtek.c */
406#if CONFIG_NICREALTEK == 1
407int nicrealtek_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000408int nicrealtek_shutdown(void);
409void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
410uint8_t nicrealtek_chip_readb(const chipaddr addr);
411extern const struct pcidev_status nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000412#endif
413
414/* nicnatsemi.c */
415#if CONFIG_NICNATSEMI == 1
416int nicnatsemi_init(void);
417int nicnatsemi_shutdown(void);
418void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
419uint8_t nicnatsemi_chip_readb(const chipaddr addr);
420extern const struct pcidev_status nics_natsemi[];
421#endif
422
Idwer Vollering004f4b72010-09-03 18:21:21 +0000423/* nicintel_spi.c */
424#if CONFIG_NICINTEL_SPI == 1
425int nicintel_spi_init(void);
426int nicintel_spi_shutdown(void);
427int nicintel_spi_send_command(unsigned int writecnt, unsigned int readcnt,
428 const unsigned char *writearr, unsigned char *readarr);
429void nicintel_spi_chip_writeb(uint8_t val, chipaddr addr);
430extern const struct pcidev_status nics_intel_spi[];
431#endif
432
Mark Marshall90021f22010-12-03 14:48:11 +0000433/* ogp_spi.c */
434#if CONFIG_OGP_SPI == 1
435int ogp_spi_init(void);
436int ogp_spi_shutdown(void);
437extern const struct pcidev_status ogp_spi[];
438#endif
439
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000440/* satamv.c */
441#if CONFIG_SATAMV == 1
442int satamv_init(void);
443int satamv_shutdown(void);
444void satamv_chip_writeb(uint8_t val, chipaddr addr);
445uint8_t satamv_chip_readb(const chipaddr addr);
446extern const struct pcidev_status satas_mv[];
447#endif
448
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000449/* satasii.c */
450#if CONFIG_SATASII == 1
451int satasii_init(void);
452int satasii_shutdown(void);
453void satasii_chip_writeb(uint8_t val, chipaddr addr);
454uint8_t satasii_chip_readb(const chipaddr addr);
455extern const struct pcidev_status satas_sii[];
456#endif
457
458/* atahpt.c */
459#if CONFIG_ATAHPT == 1
460int atahpt_init(void);
461int atahpt_shutdown(void);
462void atahpt_chip_writeb(uint8_t val, chipaddr addr);
463uint8_t atahpt_chip_readb(const chipaddr addr);
464extern const struct pcidev_status ata_hpt[];
465#endif
466
467/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000468#if CONFIG_FT2232_SPI == 1
469struct usbdev_status {
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000470 uint16_t vendor_id;
471 uint16_t device_id;
472 int status;
473 const char *vendor_name;
474 const char *device_name;
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000475};
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000476int ft2232_spi_init(void);
477int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
478int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
479int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000480extern const struct usbdev_status devs_ft2232spi[];
481void print_supported_usbdevs(const struct usbdev_status *devs);
482#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000483
484/* rayer_spi.c */
485#if CONFIG_RAYER_SPI == 1
486int rayer_spi_init(void);
487#endif
488
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000489/* mcp6x_spi.c */
490#if CONFIG_INTERNAL == 1
491#if defined(__i386__) || defined(__x86_64__)
492int mcp6x_spi_init(int want_spi);
493#endif
494#endif
495
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000496/* bitbang_spi.c */
497int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000498int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000499int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
500int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
501int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
502
503/* buspirate_spi.c */
504struct buspirate_spispeeds {
505 const char *name;
506 const int speed;
507};
508int buspirate_spi_init(void);
509int buspirate_spi_shutdown(void);
510int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
511int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
512int buspirate_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
513
514/* dediprog.c */
515int dediprog_init(void);
516int dediprog_shutdown(void);
517int dediprog_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
518int dediprog_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger306b8182010-11-23 21:28:16 +0000519int dediprog_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000520
521/* flashrom.c */
522struct decode_sizes {
523 uint32_t parallel;
524 uint32_t lpc;
525 uint32_t fwh;
526 uint32_t spi;
527};
528extern struct decode_sizes max_rom_decode;
529extern int programmer_may_write;
530extern unsigned long flashbase;
Carl-Daniel Hailfinger4c823182011-05-04 00:39:50 +0000531void check_chip_supported(const struct flashchip *flash);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000532int check_max_decode(enum chipbustype buses, uint32_t size);
533char *extract_programmer_param(char *param_name);
534
535/* layout.c */
536int show_id(uint8_t *bios, int size, int force);
537
538/* spi.c */
539enum spi_controller {
540 SPI_CONTROLLER_NONE,
541#if CONFIG_INTERNAL == 1
542#if defined(__i386__) || defined(__x86_64__)
543 SPI_CONTROLLER_ICH7,
544 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000545 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000546 SPI_CONTROLLER_IT87XX,
547 SPI_CONTROLLER_SB600,
548 SPI_CONTROLLER_VIA,
549 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000550 SPI_CONTROLLER_MCP6X_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000551#endif
552#endif
553#if CONFIG_FT2232_SPI == 1
554 SPI_CONTROLLER_FT2232,
555#endif
556#if CONFIG_DUMMY == 1
557 SPI_CONTROLLER_DUMMY,
558#endif
559#if CONFIG_BUSPIRATE_SPI == 1
560 SPI_CONTROLLER_BUSPIRATE,
561#endif
562#if CONFIG_DEDIPROG == 1
563 SPI_CONTROLLER_DEDIPROG,
564#endif
565#if CONFIG_RAYER_SPI == 1
566 SPI_CONTROLLER_RAYER,
567#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000568#if CONFIG_NICINTEL_SPI == 1
569 SPI_CONTROLLER_NICINTEL,
570#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000571#if CONFIG_OGP_SPI == 1
572 SPI_CONTROLLER_OGP,
573#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000574 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
575};
576extern const int spi_programmer_count;
577struct spi_programmer {
578 int (*command)(unsigned int writecnt, unsigned int readcnt,
579 const unsigned char *writearr, unsigned char *readarr);
580 int (*multicommand)(struct spi_command *cmds);
581
582 /* Optimized functions for this programmer */
583 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
584 int (*write_256)(struct flashchip *flash, uint8_t *buf, int start, int len);
585};
586
587extern enum spi_controller spi_controller;
588extern const struct spi_programmer spi_programmer[];
589int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
590 const unsigned char *writearr, unsigned char *readarr);
591int default_spi_send_multicommand(struct spi_command *cmds);
592
593/* ichspi.c */
594#if CONFIG_INTERNAL == 1
595extern uint32_t ichspi_bbar;
596int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
597 int ich_generation);
598int via_init_spi(struct pci_dev *dev);
599int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
600 const unsigned char *writearr, unsigned char *readarr);
601int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
602int ich_spi_write_256(struct flashchip *flash, uint8_t * buf, int start, int len);
603int ich_spi_send_multicommand(struct spi_command *cmds);
604#endif
605
David Hendricks4e748392011-02-28 23:58:15 +0000606/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000607int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000608int it85xx_shutdown(void);
David Hendricks4e748392011-02-28 23:58:15 +0000609int it85xx_spi_send_command(unsigned int writecnt, unsigned int readcnt,
610 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger7f517a72011-03-08 00:23:49 +0000611int it85_spi_read(struct flashchip *flash, uint8_t * buf, int start, int len);
612int it85_spi_write_256(struct flashchip *flash, uint8_t * buf, int start, int len);
David Hendricks4e748392011-02-28 23:58:15 +0000613
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000614/* it87spi.c */
615void enter_conf_mode_ite(uint16_t port);
616void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000617void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000618int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000619int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
620 const unsigned char *writearr, unsigned char *readarr);
621int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
622int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
623
624/* sb600spi.c */
625#if CONFIG_INTERNAL == 1
626int sb600_probe_spi(struct pci_dev *dev);
627int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
628 const unsigned char *writearr, unsigned char *readarr);
629int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
630int sb600_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
631#endif
632
633/* wbsio_spi.c */
634#if CONFIG_INTERNAL == 1
635int wbsio_check_for_spi(void);
636int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
637 const unsigned char *writearr, unsigned char *readarr);
638int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
639#endif
640
641/* serprog.c */
642int serprog_init(void);
643int serprog_shutdown(void);
644void serprog_chip_writeb(uint8_t val, chipaddr addr);
645uint8_t serprog_chip_readb(const chipaddr addr);
646void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
647void serprog_delay(int delay);
648
649/* serial.c */
650#if _WIN32
651typedef HANDLE fdtype;
652#else
653typedef int fdtype;
654#endif
655
656void sp_flush_incoming(void);
657fdtype sp_openserport(char *dev, unsigned int baud);
658void __attribute__((noreturn)) sp_die(char *msg);
659extern fdtype sp_fd;
660int serialport_shutdown(void);
661int serialport_write(unsigned char *buf, unsigned int writecnt);
662int serialport_read(unsigned char *buf, unsigned int readcnt);
663
664#endif /* !__PROGRAMMER_H__ */