blob: 3c43e8b1d5b26721bd4c3cb4db2fb6dc80c1e97c [file] [log] [blame]
Idwer Vollering004f4b72010-09-03 18:21:21 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Carl-Daniel Hailfinger
5 * Copyright (C) 2010 Idwer Vollering
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/*
Bill Paulbf8ea492014-03-17 22:07:29 +000022 * Datasheets:
Idwer Vollering004f4b72010-09-03 18:21:21 +000023 * PCI/PCI-X Family of Gigabit Ethernet Controllers Software Developer's Manual
24 * 82540EP/EM, 82541xx, 82544GC/EI, 82545GM/EM, 82546GB/EB, and 82547xx
Bill Paulbf8ea492014-03-17 22:07:29 +000025 * http://www.intel.com/content/www/us/en/ethernet-controllers/pci-pci-x-family-gbe-controllers-software-dev-manual.html
26 *
27 * PCIe GbE Controllers Open Source Software Developer's Manual
28 * http://www.intel.com/content/www/us/en/ethernet-controllers/pcie-gbe-controllers-open-source-manual.html
29 *
30 * Intel 82574 Gigabit Ethernet Controller Family Datasheet
31 * http://www.intel.com/content/www/us/en/ethernet-controllers/82574l-gbe-controller-datasheet.html
Ed Swierk33180df2014-12-05 22:56:13 +000032 *
33 * Intel 82599 10 GbE Controller Datasheet (331520)
34 * http://www.intel.com/content/dam/www/public/us/en/documents/datasheets/82599-10-gbe-controller-datasheet.pdf
Idwer Vollering004f4b72010-09-03 18:21:21 +000035 */
36
37#include <stdlib.h>
Stefan Tauner6745d6f2012-08-26 21:50:36 +000038#include <unistd.h>
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#include "flash.h"
40#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000041#include "hwaccess.h"
Idwer Vollering004f4b72010-09-03 18:21:21 +000042
43#define PCI_VENDOR_ID_INTEL 0x8086
Stefan Tauner6745d6f2012-08-26 21:50:36 +000044#define MEMMAP_SIZE getpagesize()
Idwer Vollering004f4b72010-09-03 18:21:21 +000045
Stefan Tauner8ee180d2012-02-27 19:44:16 +000046/* EEPROM/Flash Control & Data Register */
Idwer Vollering004f4b72010-09-03 18:21:21 +000047#define EECD 0x10
Stefan Tauner8ee180d2012-02-27 19:44:16 +000048/* Flash Access Register */
Idwer Vollering004f4b72010-09-03 18:21:21 +000049#define FLA 0x1c
50
51/*
52 * Register bits of EECD.
Stefan Tauner8ee180d2012-02-27 19:44:16 +000053 * Table 13-6
54 *
Idwer Vollering004f4b72010-09-03 18:21:21 +000055 * Bit 04, 05: FWE (Flash Write Enable Control)
Ed Swierk33180df2014-12-05 22:56:13 +000056 * 00b = not allowed (on some cards this sends an erase command if bit 31 (FL_ER) of FLA is set)
Idwer Vollering004f4b72010-09-03 18:21:21 +000057 * 01b = flash writes disabled
58 * 10b = flash writes enabled
59 * 11b = not allowed
60 */
61#define FLASH_WRITES_DISABLED 0x10 /* FWE: 10000b */
62#define FLASH_WRITES_ENABLED 0x20 /* FWE: 100000b */
63
Stefan Tauner8ee180d2012-02-27 19:44:16 +000064/* Flash Access register bits
65 * Table 13-9
66 */
Idwer Vollering004f4b72010-09-03 18:21:21 +000067#define FL_SCK 0
68#define FL_CS 1
69#define FL_SI 2
70#define FL_SO 3
71#define FL_REQ 4
72#define FL_GNT 5
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +010073#define FL_LOCKED 6
74#define FL_ABORT 7
75#define FL_CLR_ERR 8
Idwer Vollering004f4b72010-09-03 18:21:21 +000076/* Currently unused */
77// #define FL_BUSY 30
78// #define FL_ER 31
79
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +010080#define BIT(x) (1<<(x))
81
Idwer Vollering004f4b72010-09-03 18:21:21 +000082uint8_t *nicintel_spibar;
83
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000084const struct dev_entry nics_intel_spi[] = {
Idwer Volleringbdc48272010-10-05 11:16:14 +000085 {PCI_VENDOR_ID_INTEL, 0x105e, OK, "Intel", "82571EB Gigabit Ethernet Controller"},
Stefan Tauner4b90e6b2011-05-18 01:31:24 +000086 {PCI_VENDOR_ID_INTEL, 0x1076, OK, "Intel", "82541GI Gigabit Ethernet Controller"},
Idwer Vollering004f4b72010-09-03 18:21:21 +000087 {PCI_VENDOR_ID_INTEL, 0x107c, OK, "Intel", "82541PI Gigabit Ethernet Controller"},
Idwer Volleringbdc48272010-10-05 11:16:14 +000088 {PCI_VENDOR_ID_INTEL, 0x10b9, OK, "Intel", "82572EI Gigabit Ethernet Controller"},
Bill Paulbf8ea492014-03-17 22:07:29 +000089 {PCI_VENDOR_ID_INTEL, 0x10d3, OK, "Intel", "82574L Gigabit Ethernet Controller"},
Idwer Vollering004f4b72010-09-03 18:21:21 +000090
Ed Swierk33180df2014-12-05 22:56:13 +000091 {PCI_VENDOR_ID_INTEL, 0x10d8, NT, "Intel", "82599 10 Gigabit Unprogrammed Network Controller"},
92 {PCI_VENDOR_ID_INTEL, 0x10f7, NT, "Intel", "82599 10 Gigabit KX4 Dual Port Network Controller"},
93 {PCI_VENDOR_ID_INTEL, 0x10f8, NT, "Intel", "82599 10 Gigabit Dual Port Backplane Controller"},
94 {PCI_VENDOR_ID_INTEL, 0x10f9, NT, "Intel", "82599 10 Gigabit CX4 Dual Port Network Controller"},
95 {PCI_VENDOR_ID_INTEL, 0x10fb, NT, "Intel", "82599 10-Gigabit SFI/SFP+ Network Controller"},
96 {PCI_VENDOR_ID_INTEL, 0x10fc, OK, "Intel", "82599 10 Gigabit XAUI/BX4 Dual Port Network Controller"},
97 {PCI_VENDOR_ID_INTEL, 0x1517, NT, "Intel", "82599 10 Gigabit KR Network Controller"},
98 {PCI_VENDOR_ID_INTEL, 0x151c, NT, "Intel", "82599 10 Gigabit TN Network Controller"},
99 {PCI_VENDOR_ID_INTEL, 0x1529, NT, "Intel", "82599 10 Gigabit Dual Port Network Controller with FCoE"},
100 {PCI_VENDOR_ID_INTEL, 0x152a, NT, "Intel", "82599 10 Gigabit Dual Port Backplane Controller with FCoE"},
101 {PCI_VENDOR_ID_INTEL, 0x1557, NT, "Intel", "82599 10 Gigabit SFI Network Controller"},
102
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100103 {PCI_VENDOR_ID_INTEL, 0x1531, OK, "Intel", "I210 Gigabit Network Connection Unprogrammed"},
104 {PCI_VENDOR_ID_INTEL, 0x1532, NT, "Intel", "I211 Gigabit Network Connection Unprogrammed"},
105 {PCI_VENDOR_ID_INTEL, 0x1533, NT, "Intel", "I210 Gigabit Network Connection"},
106 {PCI_VENDOR_ID_INTEL, 0x1536, NT, "Intel", "I210 Gigabit Network Connection SERDES Fiber"},
107 {PCI_VENDOR_ID_INTEL, 0x1537, NT, "Intel", "I210 Gigabit Network Connection SERDES Backplane"},
108 {PCI_VENDOR_ID_INTEL, 0x1538, NT, "Intel", "I210 Gigabit Network Connection SGMII"},
109 {PCI_VENDOR_ID_INTEL, 0x1539, NT, "Intel", "I211 Gigabit Network Connection"},
110
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +0000111 {0},
Idwer Vollering004f4b72010-09-03 18:21:21 +0000112};
113
114static void nicintel_request_spibus(void)
115{
116 uint32_t tmp;
117
118 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100119 tmp |= BIT(FL_REQ);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000120 pci_mmio_writel(tmp, nicintel_spibar + FLA);
121
122 /* Wait until we are allowed to use the SPI bus. */
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100123 while (!(pci_mmio_readl(nicintel_spibar + FLA) & BIT(FL_GNT))) ;
Idwer Vollering004f4b72010-09-03 18:21:21 +0000124}
125
126static void nicintel_release_spibus(void)
127{
128 uint32_t tmp;
129
130 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100131 tmp &= ~BIT(FL_REQ);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000132 pci_mmio_writel(tmp, nicintel_spibar + FLA);
133}
134
135static void nicintel_bitbang_set_cs(int val)
136{
137 uint32_t tmp;
138
Idwer Vollering004f4b72010-09-03 18:21:21 +0000139 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100140 tmp &= ~BIT(FL_CS);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000141 tmp |= (val << FL_CS);
142 pci_mmio_writel(tmp, nicintel_spibar + FLA);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000143}
144
145static void nicintel_bitbang_set_sck(int val)
146{
147 uint32_t tmp;
148
149 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100150 tmp &= ~BIT(FL_SCK);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000151 tmp |= (val << FL_SCK);
152 pci_mmio_writel(tmp, nicintel_spibar + FLA);
153}
154
155static void nicintel_bitbang_set_mosi(int val)
156{
157 uint32_t tmp;
158
159 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100160 tmp &= ~BIT(FL_SI);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000161 tmp |= (val << FL_SI);
162 pci_mmio_writel(tmp, nicintel_spibar + FLA);
163}
164
165static int nicintel_bitbang_get_miso(void)
166{
167 uint32_t tmp;
168
169 tmp = pci_mmio_readl(nicintel_spibar + FLA);
170 tmp = (tmp >> FL_SO) & 0x1;
171 return tmp;
172}
173
174static const struct bitbang_spi_master bitbang_spi_master_nicintel = {
175 .type = BITBANG_SPI_MASTER_NICINTEL,
176 .set_cs = nicintel_bitbang_set_cs,
177 .set_sck = nicintel_bitbang_set_sck,
178 .set_mosi = nicintel_bitbang_set_mosi,
179 .get_miso = nicintel_bitbang_get_miso,
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000180 .request_bus = nicintel_request_spibus,
181 .release_bus = nicintel_release_spibus,
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000182 .half_period = 1,
Idwer Vollering004f4b72010-09-03 18:21:21 +0000183};
184
David Hendricks8bb20212011-06-14 01:35:36 +0000185static int nicintel_spi_shutdown(void *data)
186{
187 uint32_t tmp;
188
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000189 /* Disable writes manually. See the comment about EECD in nicintel_spi_init() for details. */
David Hendricks8bb20212011-06-14 01:35:36 +0000190 tmp = pci_mmio_readl(nicintel_spibar + EECD);
191 tmp &= ~FLASH_WRITES_ENABLED;
192 tmp |= FLASH_WRITES_DISABLED;
193 pci_mmio_writel(tmp, nicintel_spibar + EECD);
194
David Hendricks8bb20212011-06-14 01:35:36 +0000195 return 0;
196}
197
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100198static int nicintel_spi_82599_enable_flash(void)
Idwer Vollering004f4b72010-09-03 18:21:21 +0000199{
200 uint32_t tmp;
201
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000202 /* Automatic restore of EECD on shutdown is not possible because EECD
203 * does not only contain FLASH_WRITES_DISABLED|FLASH_WRITES_ENABLED,
204 * but other bits with side effects as well. Those other bits must be
205 * left untouched.
206 */
Idwer Vollering004f4b72010-09-03 18:21:21 +0000207 tmp = pci_mmio_readl(nicintel_spibar + EECD);
208 tmp &= ~FLASH_WRITES_DISABLED;
209 tmp |= FLASH_WRITES_ENABLED;
210 pci_mmio_writel(tmp, nicintel_spibar + EECD);
211
Stefan Tauner8ee180d2012-02-27 19:44:16 +0000212 /* test if FWE is really set to allow writes */
213 tmp = pci_mmio_readl(nicintel_spibar + EECD);
214 if ( (tmp & FLASH_WRITES_DISABLED) || !(tmp & FLASH_WRITES_ENABLED) ) {
215 msg_perr("Enabling flash write access failed.\n");
216 return 1;
217 }
218
David Hendricks8bb20212011-06-14 01:35:36 +0000219 if (register_shutdown(nicintel_spi_shutdown, NULL))
220 return 1;
221
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100222 return 0;
223}
224
225static int nicintel_spi_i210_enable_flash()
226{
227 uint32_t tmp;
228
229 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100230 if (tmp & BIT(FL_LOCKED)) {
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100231 msg_perr("Flash is in Secure Mode. Abort.\n");
232 return 1;
233 }
234
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100235 if (!(tmp & BIT(FL_ABORT)))
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100236 return 0;
237
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100238 tmp |= BIT(FL_CLR_ERR);
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100239 pci_mmio_writel(tmp, nicintel_spibar + FLA);
240 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100241 if (!(tmp & BIT(FL_ABORT))) {
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100242 msg_perr("Unable to clear Flash Access Error. Abort\n");
243 return 1;
244 }
245
246 return 0;
247}
248
249int nicintel_spi_init(void)
250{
251 struct pci_dev *dev = NULL;
252
253 if (rget_io_perms())
254 return 1;
255
256 dev = pcidev_init(nics_intel_spi, PCI_BASE_ADDRESS_0);
257 if (!dev)
258 return 1;
259
260 uint32_t io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
261 if (!io_base_addr)
262 return 1;
263
264 if ((dev->device_id & 0xfff0) == 0x1530) {
265 nicintel_spibar = rphysmap("Intel I210 Gigabit w/ SPI flash", io_base_addr + 0x12000,
266 MEMMAP_SIZE);
267 if (!nicintel_spibar || nicintel_spi_i210_enable_flash())
268 return 1;
269 } else if (dev->device_id < 0x10d8) {
270 nicintel_spibar = rphysmap("Intel Gigabit NIC w/ SPI flash", io_base_addr,
271 MEMMAP_SIZE);
272 if (!nicintel_spibar || nicintel_spi_82599_enable_flash())
273 return 1;
274 } else {
275 nicintel_spibar = rphysmap("Intel 10 Gigabit NIC w/ SPI flash", io_base_addr + 0x10000,
276 MEMMAP_SIZE);
277 if (!nicintel_spibar || nicintel_spi_82599_enable_flash())
278 return 1;
279 }
280
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000281 if (register_spi_bitbang_master(&bitbang_spi_master_nicintel))
Idwer Vollering004f4b72010-09-03 18:21:21 +0000282 return 1;
283
Idwer Vollering004f4b72010-09-03 18:21:21 +0000284 return 0;
285}