blob: e2fb58480ed1fac750a5667c4dbb1c5394d8972b [file] [log] [blame]
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2013 Ricardo Ribalda - Qtechnology A/S
5 * Copyright (C) 2011, 2014 Stefan Tauner
6 *
7 * Based on nicinctel_spi.c and ichspi.c
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see http://www.gnu.org/licenses/.
20 */
21
22/*
23 * Datasheet: Intel 82580 Quad/Dual Gigabit Ethernet LAN Controller Datasheet
24 * 3.3.1.4: General EEPROM Software Access
25 * 4.7: Access to shared resources (FIXME: we should probably use this semaphore interface)
26 * 7.4: Register Descriptions
27 */
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +010028/*
29 * Datasheet: Intel Ethernet Controller I210: Datasheet
30 * 8.4.3: EEPROM-Mode Read Register
31 * 8.4.6: EEPROM-Mode Write Register
32 * Write process inspired on kernel e1000_i210.c
33 */
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000034
35#include <stdlib.h>
36#include <unistd.h>
37#include "flash.h"
38#include "spi.h"
39#include "programmer.h"
40#include "hwaccess.h"
41
42#define PCI_VENDOR_ID_INTEL 0x8086
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +010043#define MEMMAP_SIZE 0x1c /* Only EEC, EERD and EEWR are needed. */
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000044
45#define EEC 0x10 /* EEPROM/Flash Control Register */
46#define EERD 0x14 /* EEPROM Read Register */
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +010047#define EEWR 0x18 /* EEPROM Write Register */
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000048
49/* EPROM/Flash Control Register bits */
50#define EE_SCK 0
51#define EE_CS 1
52#define EE_SI 2
53#define EE_SO 3
54#define EE_REQ 6
55#define EE_GNT 7
56#define EE_PRES 8
57#define EE_SIZE 11
58#define EE_SIZE_MASK 0xf
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +010059#define EE_FLUPD 23
60#define EE_FLUDONE 26
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000061
62/* EEPROM Read Register bits */
63#define EERD_START 0
64#define EERD_DONE 1
65#define EERD_ADDR 2
66#define EERD_DATA 16
67
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +010068/* EEPROM Write Register bits */
69#define EEWR_CMDV 0
70#define EEWR_DONE 1
71#define EEWR_ADDR 2
72#define EEWR_DATA 16
73
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000074#define BIT(x) (1<<x)
Stefan Tauner8d21ff12015-01-10 09:33:06 +000075#define EE_PAGE_MASK 0x3f
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000076
77static uint8_t *nicintel_eebar;
78static struct pci_dev *nicintel_pci;
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +010079static bool done_i20_write = false;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000080
81#define UNPROG_DEVICE 0x1509
82
83const struct dev_entry nics_intel_ee[] = {
84 {PCI_VENDOR_ID_INTEL, 0x150e, OK, "Intel", "82580 Quad Gigabit Ethernet Controller (Copper)"},
85 {PCI_VENDOR_ID_INTEL, 0x150f, NT , "Intel", "82580 Quad Gigabit Ethernet Controller (Fiber)"},
86 {PCI_VENDOR_ID_INTEL, 0x1510, NT , "Intel", "82580 Quad Gigabit Ethernet Controller (Backplane)"},
87 {PCI_VENDOR_ID_INTEL, 0x1511, NT , "Intel", "82580 Quad Gigabit Ethernet Controller (Ext. PHY)"},
88 {PCI_VENDOR_ID_INTEL, 0x1511, NT , "Intel", "82580 Dual Gigabit Ethernet Controller (Copper)"},
89 {PCI_VENDOR_ID_INTEL, UNPROG_DEVICE, OK, "Intel", "Unprogrammed 82580 Quad/Dual Gigabit Ethernet Controller"},
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +010090 {PCI_VENDOR_ID_INTEL, 0x1531, NT, "Intel", "I210 Gigabit Network Connection Unprogrammed"},
91 {PCI_VENDOR_ID_INTEL, 0x1532, NT, "Intel", "I211 Gigabit Network Connection Unprogrammed"},
92 {PCI_VENDOR_ID_INTEL, 0x1533, OK, "Intel", "I210 Gigabit Network Connection"},
93 {PCI_VENDOR_ID_INTEL, 0x1536, NT, "Intel", "I210 Gigabit Network Connection SERDES Fiber"},
94 {PCI_VENDOR_ID_INTEL, 0x1537, NT, "Intel", "I210 Gigabit Network Connection SERDES Backplane"},
95 {PCI_VENDOR_ID_INTEL, 0x1538, NT, "Intel", "I210 Gigabit Network Connection SGMII"},
96 {PCI_VENDOR_ID_INTEL, 0x1539, NT, "Intel", "I211 Gigabit Network Connection"},
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000097 {0},
98};
99
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100100static inline bool is_i210(uint16_t device_id)
101{
102 return (device_id & 0xff00) == 0x1500;
103}
104
105static int nicintel_ee_probe_i210(struct flashctx *flash)
106{
107 /* Emulated eeprom has a fixed size of 4 KB */
108 flash->chip->total_size = 4;
109 flash->chip->page_size = flash->chip->total_size * 1024;
110 flash->chip->tested = TEST_OK_PREW;
111 flash->chip->gran = write_gran_1byte_implicit_erase;
112 flash->chip->block_erasers->eraseblocks[0].size = flash->chip->page_size;
113 flash->chip->block_erasers->eraseblocks[0].count = 1;
114
115 return 1;
116}
117
118static int nicintel_ee_probe_82580(struct flashctx *flash)
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000119{
120 if (nicintel_pci->device_id == UNPROG_DEVICE)
121 flash->chip->total_size = 16; /* Fall back to minimum supported size. */
122 else {
123 uint32_t tmp = pci_mmio_readl(nicintel_eebar + EEC);
124 tmp = ((tmp >> EE_SIZE) & EE_SIZE_MASK);
125 switch (tmp) {
126 case 7:
127 flash->chip->total_size = 16;
128 break;
129 case 8:
130 flash->chip->total_size = 32;
131 break;
132 default:
133 msg_cerr("Unsupported chip size 0x%x\n", tmp);
134 return 0;
135 }
136 }
137
Stefan Tauner8d21ff12015-01-10 09:33:06 +0000138 flash->chip->page_size = EE_PAGE_MASK + 1;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000139 flash->chip->tested = TEST_OK_PREW;
140 flash->chip->gran = write_gran_1byte_implicit_erase;
Stefan Tauner8d21ff12015-01-10 09:33:06 +0000141 flash->chip->block_erasers->eraseblocks[0].size = (EE_PAGE_MASK + 1);
142 flash->chip->block_erasers->eraseblocks[0].count = (flash->chip->total_size * 1024) / (EE_PAGE_MASK + 1);
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000143
144 return 1;
145}
146
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100147static int nicintel_ee_probe(struct flashctx *flash)
148{
149 if (is_i210(nicintel_pci->device_id))
150 return nicintel_ee_probe_i210(flash);
151
152 return nicintel_ee_probe_82580(flash);
153}
154
155#define MAX_ATTEMPTS 10000000
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000156static int nicintel_ee_read_word(unsigned int addr, uint16_t *data)
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000157{
158 uint32_t tmp = BIT(EERD_START) | (addr << EERD_ADDR);
159 pci_mmio_writel(tmp, nicintel_eebar + EERD);
160
161 /* Poll done flag. 10.000.000 cycles seem to be enough. */
162 uint32_t i;
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100163 for (i = 0; i < MAX_ATTEMPTS; i++) {
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000164 tmp = pci_mmio_readl(nicintel_eebar + EERD);
165 if (tmp & BIT(EERD_DONE)) {
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000166 *data = (tmp >> EERD_DATA) & 0xffff;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000167 return 0;
168 }
169 }
170
171 return -1;
172}
173
174static int nicintel_ee_read(struct flashctx *flash, uint8_t *buf, unsigned int addr, unsigned int len)
175{
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000176 uint16_t data;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000177
178 /* The NIC interface always reads 16 b words so we need to convert the address and handle odd address
179 * explicitly at the start (and also at the end in the loop below). */
180 if (addr & 1) {
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000181 if (nicintel_ee_read_word(addr / 2, &data))
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000182 return -1;
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000183 *buf++ = data & 0xff;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000184 addr++;
185 len--;
186 }
187
188 while (len > 0) {
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000189 if (nicintel_ee_read_word(addr / 2, &data))
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000190 return -1;
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000191 *buf++ = data & 0xff;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000192 addr++;
193 len--;
194 if (len > 0) {
Stefan Tauner3e6b7bb2015-01-25 23:45:14 +0000195 *buf++ = (data >> 8) & 0xff;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000196 addr++;
197 len--;
198 }
199 }
200
201 return 0;
202}
203
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100204static int nicintel_ee_write_word_i210(unsigned int addr, uint16_t data)
205{
206 uint32_t eewr;
207
208 eewr = addr << EEWR_ADDR;
209 eewr |= data << EEWR_DATA;
210 eewr |= BIT(EEWR_CMDV);
211 pci_mmio_writel(eewr, nicintel_eebar + EEWR);
212
213 programmer_delay(5);
214 for (int i = 0; i < MAX_ATTEMPTS; i++)
215 if (pci_mmio_readl(nicintel_eebar + EEWR) & BIT(EEWR_DONE))
216 return 0;
217 return -1;
218}
219
220static int nicintel_ee_write_i210(struct flashctx *flash, const uint8_t *buf, unsigned int addr, unsigned int len)
221{
222 done_i20_write = true;
223
224 if (addr & 1) {
225 uint16_t data;
226
227 if (nicintel_ee_read_word(addr / 2, &data)) {
228 msg_perr("Timeout reading heading byte\n");
229 return -1;
230 }
231
232 data &= 0xff;
233 data |= (buf ? (buf[0]) : 0xff) << 8;
234
235 if (nicintel_ee_write_word_i210(addr / 2, data)) {
236 msg_perr("Timeout writing heading word\n");
237 return -1;
238 }
239
240 if (buf)
241 buf ++;
242 addr ++;
243 len --;
244 }
245
246 while (len > 0) {
247 uint16_t data;
248
249 if (len == 1) {
250 if (nicintel_ee_read_word(addr / 2, &data)) {
251 msg_perr("Timeout reading tail byte\n");
252 return -1;
253 }
254
255 data &= 0xff00;
256 data |= buf ? (buf[0]) : 0xff;
257 } else {
258 if (buf)
259 data = buf[0] | (buf[1] << 8);
260 else
261 data = 0xffff;
262 }
263
264 if (nicintel_ee_write_word_i210(addr / 2, data)) {
265 msg_perr("Timeout writing Shadow RAM\n");
266 return -1;
267 }
268
269 if (buf)
270 buf += 2;
271 if (len > 2)
272 len -= 2;
273 else
274 len = 0;
275 addr += 2;
276 }
277
278 return 0;
279}
280
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000281static int nicintel_ee_bitset(int reg, int bit, bool val)
282{
283 uint32_t tmp;
284
285 tmp = pci_mmio_readl(nicintel_eebar + reg);
286 if (val)
287 tmp |= BIT(bit);
288 else
289 tmp &= ~BIT(bit);
290 pci_mmio_writel(tmp, nicintel_eebar + reg);
291
292 return -1;
293}
294
295/* Shifts one byte out while receiving another one by bitbanging (denoted "direct access" in the datasheet). */
296static int nicintel_ee_bitbang(uint8_t mosi, uint8_t *miso)
297{
298 uint8_t out = 0x0;
299
300 int i;
301 for (i = 7; i >= 0; i--) {
302 nicintel_ee_bitset(EEC, EE_SI, mosi & BIT(i));
303 nicintel_ee_bitset(EEC, EE_SCK, 1);
304 if (miso != NULL) {
305 uint32_t tmp = pci_mmio_readl(nicintel_eebar + EEC);
306 if (tmp & BIT(EE_SO))
307 out |= BIT(i);
308 }
309 nicintel_ee_bitset(EEC, EE_SCK, 0);
310 }
311
312 if (miso != NULL)
313 *miso = out;
314
315 return 0;
316}
317
318/* Polls the WIP bit of the status register of the attached EEPROM via bitbanging. */
319static int nicintel_ee_ready(void)
320{
321 unsigned int i;
322 for (i = 0; i < 1000; i++) {
323 nicintel_ee_bitset(EEC, EE_CS, 0);
324
325 nicintel_ee_bitbang(JEDEC_RDSR, NULL);
326 uint8_t rdsr;
327 nicintel_ee_bitbang(0x00, &rdsr);
328
329 nicintel_ee_bitset(EEC, EE_CS, 1);
330 programmer_delay(1);
331 if (!(rdsr & SPI_SR_WIP)) {
332 return 0;
333 }
334 }
335 return -1;
336}
337
338/* Requests direct access to the SPI pins. */
339static int nicintel_ee_req(void)
340{
341 uint32_t tmp;
342 nicintel_ee_bitset(EEC, EE_REQ, 1);
343
344 tmp = pci_mmio_readl(nicintel_eebar + EEC);
345 if (!(tmp & BIT(EE_GNT))) {
346 msg_perr("Enabling eeprom access failed.\n");
347 return 1;
348 }
349
350 nicintel_ee_bitset(EEC, EE_SCK, 0);
351 return 0;
352}
353
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100354static int nicintel_ee_write_82580(struct flashctx *flash, const uint8_t *buf, unsigned int addr, unsigned int len)
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000355{
356 if (nicintel_ee_req())
357 return -1;
358
359 int ret = -1;
360 if (nicintel_ee_ready())
361 goto out;
362
363 while (len > 0) {
364 /* WREN */
365 nicintel_ee_bitset(EEC, EE_CS, 0);
366 nicintel_ee_bitbang(JEDEC_WREN, NULL);
367 nicintel_ee_bitset(EEC, EE_CS, 1);
368 programmer_delay(1);
369
370 /* data */
371 nicintel_ee_bitset(EEC, EE_CS, 0);
372 nicintel_ee_bitbang(JEDEC_BYTE_PROGRAM, NULL);
373 nicintel_ee_bitbang((addr >> 8) & 0xff, NULL);
374 nicintel_ee_bitbang(addr & 0xff, NULL);
375 while (len > 0) {
376 nicintel_ee_bitbang((buf) ? *buf++ : 0xff, NULL);
377 len--;
378 addr++;
Stefan Tauner8d21ff12015-01-10 09:33:06 +0000379 if (!(addr & EE_PAGE_MASK))
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000380 break;
381 }
382 nicintel_ee_bitset(EEC, EE_CS, 1);
383 programmer_delay(1);
384 if (nicintel_ee_ready())
385 goto out;
386 }
387 ret = 0;
388out:
389 nicintel_ee_bitset(EEC, EE_REQ, 0); /* Give up direct access. */
390 return ret;
391}
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100392static int nicintel_ee_write(struct flashctx *flash, const uint8_t *buf, unsigned int addr, unsigned int len)
393{
394 if (is_i210(nicintel_pci->device_id))
395 return nicintel_ee_write_i210(flash, buf, addr, len);
396
397 return nicintel_ee_write_82580(flash, buf, addr, len);
398}
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000399
400static int nicintel_ee_erase(struct flashctx *flash, unsigned int addr, unsigned int len)
401{
402 return nicintel_ee_write(flash, NULL, addr, len);
403}
404
405static const struct opaque_master opaque_master_nicintel_ee = {
406 .probe = nicintel_ee_probe,
407 .read = nicintel_ee_read,
408 .write = nicintel_ee_write,
409 .erase = nicintel_ee_erase,
410};
411
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100412static int nicintel_ee_shutdown_i210(void *arg)
413{
414 if (!done_i20_write)
415 return 0;
416
417 uint32_t flup = pci_mmio_readl(nicintel_eebar + EEC);
418
419 flup |= BIT(EE_FLUPD);
420 pci_mmio_writel(flup, nicintel_eebar + EEC);
421
422 for (int i = 0; i < MAX_ATTEMPTS; i++)
423 if (pci_mmio_readl(nicintel_eebar + EEC) & BIT(EE_FLUDONE))
424 return 0;
425
426 msg_perr("Flash update failed\n");
427
428 return -1;
429}
430
Stefan Tauner5c316f92015-02-08 21:57:52 +0000431static int nicintel_ee_shutdown(void *eecp)
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000432{
433 uint32_t old_eec = *(uint32_t *)eecp;
434 /* Request bitbanging and unselect the chip first to be safe. */
435 if (nicintel_ee_req() || nicintel_ee_bitset(EEC, EE_CS, 1))
436 return -1;
437
438 /* Try to restore individual bits we care about. */
439 int ret = nicintel_ee_bitset(EEC, EE_SCK, old_eec & BIT(EE_SCK));
440 ret |= nicintel_ee_bitset(EEC, EE_SI, old_eec & BIT(EE_SI));
441 ret |= nicintel_ee_bitset(EEC, EE_CS, old_eec & BIT(EE_CS));
442 /* REQ will be cleared by hardware anyway after 2 seconds of inactivity on the SPI pins (3.3.2.1). */
443 ret |= nicintel_ee_bitset(EEC, EE_REQ, old_eec & BIT(EE_REQ));
444
445 free(eecp);
446 return ret;
447}
448
449int nicintel_ee_init(void)
450{
451 if (rget_io_perms())
452 return 1;
453
454 struct pci_dev *dev = pcidev_init(nics_intel_ee, PCI_BASE_ADDRESS_0);
455 if (!dev)
456 return 1;
457
458 uint32_t io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
459 if (!io_base_addr)
460 return 1;
461
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100462 nicintel_eebar = rphysmap("Intel Gigabit NIC w/ SPI EEPROM",
463 io_base_addr + (is_i210(dev->device_id) ? 0x12000 : 0), MEMMAP_SIZE);
464 if (!nicintel_eebar)
465 return 1;
466
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000467 nicintel_pci = dev;
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100468 if ((dev->device_id != UNPROG_DEVICE) && ! is_i210(dev->device_id))
469 {
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000470 uint32_t eec = pci_mmio_readl(nicintel_eebar + EEC);
471
472 /* C.f. 3.3.1.5 for the detection mechanism (maybe? contradicting the EE_PRES definition),
473 * and 3.3.1.7 for possible recovery. */
474 if (!(eec & BIT(EE_PRES))) {
475 msg_perr("Controller reports no EEPROM is present.\n");
476 return 1;
477 }
478
479 uint32_t *eecp = malloc(sizeof(uint32_t));
480 if (eecp == NULL)
481 return 1;
482 *eecp = eec;
483
Stefan Tauner5c316f92015-02-08 21:57:52 +0000484 if (register_shutdown(nicintel_ee_shutdown, eecp))
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000485 return 1;
486 }
487
Ricardo Ribalda Delgado9fe1fb72017-03-23 15:11:22 +0100488 if (is_i210(dev->device_id))
489 if (register_shutdown(nicintel_ee_shutdown_i210, NULL))
490 return 1;
491
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000492 return register_opaque_master(&opaque_master_nicintel_ee);
493}