| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 4 | * Copyright (C) 2009,2010 Carl-Daniel Hailfinger |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 8 | * the Free Software Foundation; version 2 of the License. |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 14 | */ |
| 15 | |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 16 | #include <assert.h> |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 17 | #include <string.h> |
| 18 | #include <stdlib.h> |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 19 | #include <stdio.h> |
| 20 | #include <ctype.h> |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 21 | #include <errno.h> |
| Nico Huber | 81d3f3e | 2021-06-09 18:10:07 +0200 | [diff] [blame] | 22 | #include <sys/types.h> |
| 23 | #include <sys/stat.h> |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 24 | #include "flash.h" |
| Carl-Daniel Hailfinger | 1b0ba89 | 2010-06-20 10:58:32 +0000 | [diff] [blame] | 25 | #include "chipdrivers.h" |
| Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 26 | #include "programmer.h" |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 27 | |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 28 | #include "spi.h" |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 29 | |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 30 | enum emu_chip { |
| 31 | EMULATE_NONE, |
| 32 | EMULATE_ST_M25P10_RES, |
| 33 | EMULATE_SST_SST25VF040_REMS, |
| 34 | EMULATE_SST_SST25VF032B, |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 35 | EMULATE_MACRONIX_MX25L6436, |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 36 | EMULATE_WINBOND_W25Q128FV, |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 37 | }; |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 38 | |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 39 | struct emu_data { |
| 40 | enum emu_chip emu_chip; |
| 41 | char *emu_persistent_image; |
| 42 | unsigned int emu_chip_size; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 43 | /* Note: W25Q128FV doesn't change value of SR2 if it's not provided, but |
| 44 | * even its previous generations do, so don't forget to update |
| 45 | * WRSR code on enabling WRSR_EXT for more chips. */ |
| 46 | bool emu_wrsr_ext; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 47 | int emu_modified; /* is the image modified since reading it? */ |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 48 | uint8_t emu_status[3]; |
| 49 | uint8_t emu_status_len; /* number of emulated status registers */ |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 50 | unsigned int emu_max_byteprogram_size; |
| 51 | unsigned int emu_max_aai_size; |
| 52 | unsigned int emu_jedec_se_size; |
| 53 | unsigned int emu_jedec_be_52_size; |
| 54 | unsigned int emu_jedec_be_d8_size; |
| 55 | unsigned int emu_jedec_ce_60_size; |
| 56 | unsigned int emu_jedec_ce_c7_size; |
| 57 | unsigned char spi_blacklist[256]; |
| 58 | unsigned char spi_ignorelist[256]; |
| 59 | unsigned int spi_blacklist_size; |
| 60 | unsigned int spi_ignorelist_size; |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 61 | |
| 62 | uint8_t *flashchip_contents; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 63 | }; |
| 64 | |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 65 | /* A legit complete SFDP table based on the MX25L6436E (rev. 1.8) datasheet. */ |
| Stefan Tauner | 67d163d | 2013-01-15 17:37:48 +0000 | [diff] [blame] | 66 | static const uint8_t sfdp_table[] = { |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 67 | 0x53, 0x46, 0x44, 0x50, // @0x00: SFDP signature |
| 68 | 0x00, 0x01, 0x01, 0xFF, // @0x04: revision 1.0, 2 headers |
| 69 | 0x00, 0x00, 0x01, 0x09, // @0x08: JEDEC SFDP header rev. 1.0, 9 DW long |
| 70 | 0x1C, 0x00, 0x00, 0xFF, // @0x0C: PTP0 = 0x1C (instead of 0x30) |
| 71 | 0xC2, 0x00, 0x01, 0x04, // @0x10: Macronix header rev. 1.0, 4 DW long |
| 72 | 0x48, 0x00, 0x00, 0xFF, // @0x14: PTP1 = 0x48 (instead of 0x60) |
| 73 | 0xFF, 0xFF, 0xFF, 0xFF, // @0x18: hole. |
| 74 | 0xE5, 0x20, 0xC9, 0xFF, // @0x1C: SFDP parameter table start |
| 75 | 0xFF, 0xFF, 0xFF, 0x03, // @0x20 |
| 76 | 0x00, 0xFF, 0x08, 0x6B, // @0x24 |
| 77 | 0x08, 0x3B, 0x00, 0xFF, // @0x28 |
| 78 | 0xEE, 0xFF, 0xFF, 0xFF, // @0x2C |
| 79 | 0xFF, 0xFF, 0x00, 0x00, // @0x30 |
| 80 | 0xFF, 0xFF, 0x00, 0xFF, // @0x34 |
| 81 | 0x0C, 0x20, 0x0F, 0x52, // @0x38 |
| 82 | 0x10, 0xD8, 0x00, 0xFF, // @0x3C: SFDP parameter table end |
| 83 | 0xFF, 0xFF, 0xFF, 0xFF, // @0x40: hole. |
| 84 | 0xFF, 0xFF, 0xFF, 0xFF, // @0x44: hole. |
| 85 | 0x00, 0x36, 0x00, 0x27, // @0x48: Macronix parameter table start |
| 86 | 0xF4, 0x4F, 0xFF, 0xFF, // @0x4C |
| 87 | 0xD9, 0xC8, 0xFF, 0xFF, // @0x50 |
| 88 | 0xFF, 0xFF, 0xFF, 0xFF, // @0x54: Macronix parameter table end |
| 89 | }; |
| 90 | |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 91 | |
| Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 92 | static unsigned int spi_write_256_chunksize = 256; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 93 | |
| Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 94 | static int dummy_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt, |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 95 | const unsigned char *writearr, unsigned char *readarr); |
| 96 | static int dummy_spi_write_256(struct flashctx *flash, const uint8_t *buf, |
| Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 97 | unsigned int start, unsigned int len); |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 98 | static void dummy_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr); |
| 99 | static void dummy_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr); |
| 100 | static void dummy_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr); |
| 101 | static void dummy_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len); |
| 102 | static uint8_t dummy_chip_readb(const struct flashctx *flash, const chipaddr addr); |
| 103 | static uint16_t dummy_chip_readw(const struct flashctx *flash, const chipaddr addr); |
| 104 | static uint32_t dummy_chip_readl(const struct flashctx *flash, const chipaddr addr); |
| 105 | static void dummy_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len); |
| Michael Karcher | b9dbe48 | 2011-05-11 17:07:07 +0000 | [diff] [blame] | 106 | |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 107 | static struct spi_master spi_master_dummyflasher = { |
| Nico Huber | 1cf407b | 2017-11-10 20:18:23 +0100 | [diff] [blame] | 108 | .features = SPI_MASTER_4BA, |
| Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 109 | .max_data_read = MAX_DATA_READ_UNLIMITED, |
| 110 | .max_data_write = MAX_DATA_UNSPECIFIED, |
| 111 | .command = dummy_spi_send_command, |
| 112 | .multicommand = default_spi_send_multicommand, |
| 113 | .read = default_spi_read, |
| 114 | .write_256 = dummy_spi_write_256, |
| Nico Huber | 7bca126 | 2012-06-15 22:28:12 +0000 | [diff] [blame] | 115 | .write_aai = default_spi_write_aai, |
| Michael Karcher | b9dbe48 | 2011-05-11 17:07:07 +0000 | [diff] [blame] | 116 | }; |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 117 | |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 118 | static struct par_master par_master_dummy = { |
| Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 119 | .chip_readb = dummy_chip_readb, |
| 120 | .chip_readw = dummy_chip_readw, |
| 121 | .chip_readl = dummy_chip_readl, |
| 122 | .chip_readn = dummy_chip_readn, |
| 123 | .chip_writeb = dummy_chip_writeb, |
| 124 | .chip_writew = dummy_chip_writew, |
| 125 | .chip_writel = dummy_chip_writel, |
| 126 | .chip_writen = dummy_chip_writen, |
| 127 | }; |
| 128 | |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 129 | static int dummy_shutdown(void *data) |
| 130 | { |
| 131 | msg_pspew("%s\n", __func__); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 132 | struct emu_data *emu_data = (struct emu_data *)data; |
| 133 | if (emu_data->emu_chip != EMULATE_NONE) { |
| 134 | if (emu_data->emu_persistent_image && emu_data->emu_modified) { |
| 135 | msg_pdbg("Writing %s\n", emu_data->emu_persistent_image); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 136 | write_buf_to_file(emu_data->flashchip_contents, |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 137 | emu_data->emu_chip_size, |
| 138 | emu_data->emu_persistent_image); |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 139 | } |
| Angel Pons | 8697595 | 2021-05-25 12:46:43 +0200 | [diff] [blame] | 140 | free(emu_data->emu_persistent_image); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 141 | free(emu_data->flashchip_contents); |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 142 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 143 | free(data); |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 144 | return 0; |
| 145 | } |
| 146 | |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 147 | static int init_data(struct emu_data *data, enum chipbustype *dummy_buses_supported) |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 148 | { |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 149 | char *bustext = NULL; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 150 | char *tmp = NULL; |
| Nico Huber | 519be66 | 2018-12-23 20:03:35 +0100 | [diff] [blame] | 151 | unsigned int i; |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 152 | char *endptr; |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 153 | char *status = NULL; |
| Carl-Daniel Hailfinger | 3504b53 | 2009-06-01 00:02:11 +0000 | [diff] [blame] | 154 | |
| Carl-Daniel Hailfinger | 2b6dcb3 | 2010-07-08 10:13:37 +0000 | [diff] [blame] | 155 | bustext = extract_programmer_param("bus"); |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 156 | msg_pdbg("Requested buses are: %s\n", bustext ? bustext : "default"); |
| 157 | if (!bustext) |
| 158 | bustext = strdup("parallel+lpc+fwh+spi"); |
| Carl-Daniel Hailfinger | 3504b53 | 2009-06-01 00:02:11 +0000 | [diff] [blame] | 159 | /* Convert the parameters to lowercase. */ |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 160 | tolower_string(bustext); |
| Carl-Daniel Hailfinger | 3504b53 | 2009-06-01 00:02:11 +0000 | [diff] [blame] | 161 | |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 162 | *dummy_buses_supported = BUS_NONE; |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 163 | if (strstr(bustext, "parallel")) { |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 164 | *dummy_buses_supported |= BUS_PARALLEL; |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 165 | msg_pdbg("Enabling support for %s flash.\n", "parallel"); |
| Carl-Daniel Hailfinger | 3504b53 | 2009-06-01 00:02:11 +0000 | [diff] [blame] | 166 | } |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 167 | if (strstr(bustext, "lpc")) { |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 168 | *dummy_buses_supported |= BUS_LPC; |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 169 | msg_pdbg("Enabling support for %s flash.\n", "LPC"); |
| Carl-Daniel Hailfinger | 3504b53 | 2009-06-01 00:02:11 +0000 | [diff] [blame] | 170 | } |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 171 | if (strstr(bustext, "fwh")) { |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 172 | *dummy_buses_supported |= BUS_FWH; |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 173 | msg_pdbg("Enabling support for %s flash.\n", "FWH"); |
| Carl-Daniel Hailfinger | 3504b53 | 2009-06-01 00:02:11 +0000 | [diff] [blame] | 174 | } |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 175 | if (strstr(bustext, "spi")) { |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 176 | *dummy_buses_supported |= BUS_SPI; |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 177 | msg_pdbg("Enabling support for %s flash.\n", "SPI"); |
| Carl-Daniel Hailfinger | 3504b53 | 2009-06-01 00:02:11 +0000 | [diff] [blame] | 178 | } |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 179 | if (*dummy_buses_supported == BUS_NONE) |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 180 | msg_pdbg("Support for all flash bus types disabled.\n"); |
| Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 181 | free(bustext); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 182 | |
| 183 | tmp = extract_programmer_param("spi_write_256_chunksize"); |
| 184 | if (tmp) { |
| Edward O'Callaghan | 28868fd | 2021-05-23 22:14:36 +1000 | [diff] [blame] | 185 | spi_write_256_chunksize = strtoul(tmp, &endptr, 0); |
| 186 | if (*endptr != '\0' || spi_write_256_chunksize < 1) { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 187 | msg_perr("invalid spi_write_256_chunksize\n"); |
| Edward O'Callaghan | 28868fd | 2021-05-23 22:14:36 +1000 | [diff] [blame] | 188 | free(tmp); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 189 | return 1; |
| 190 | } |
| Edward O'Callaghan | 28868fd | 2021-05-23 22:14:36 +1000 | [diff] [blame] | 191 | free(tmp); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 192 | } |
| 193 | |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 194 | tmp = extract_programmer_param("spi_blacklist"); |
| 195 | if (tmp) { |
| 196 | i = strlen(tmp); |
| 197 | if (!strncmp(tmp, "0x", 2)) { |
| 198 | i -= 2; |
| 199 | memmove(tmp, tmp + 2, i + 1); |
| 200 | } |
| 201 | if ((i > 512) || (i % 2)) { |
| 202 | msg_perr("Invalid SPI command blacklist length\n"); |
| 203 | free(tmp); |
| 204 | return 1; |
| 205 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 206 | data->spi_blacklist_size = i / 2; |
| 207 | for (i = 0; i < data->spi_blacklist_size * 2; i++) { |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 208 | if (!isxdigit((unsigned char)tmp[i])) { |
| 209 | msg_perr("Invalid char \"%c\" in SPI command " |
| 210 | "blacklist\n", tmp[i]); |
| 211 | free(tmp); |
| 212 | return 1; |
| 213 | } |
| 214 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 215 | for (i = 0; i < data->spi_blacklist_size; i++) { |
| Carl-Daniel Hailfinger | 5b55471 | 2012-02-16 01:43:06 +0000 | [diff] [blame] | 216 | unsigned int tmp2; |
| 217 | /* SCNx8 is apparently not supported by MSVC (and thus |
| 218 | * MinGW), so work around it with an extra variable |
| 219 | */ |
| 220 | sscanf(tmp + i * 2, "%2x", &tmp2); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 221 | data->spi_blacklist[i] = (uint8_t)tmp2; |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 222 | } |
| 223 | msg_pdbg("SPI blacklist is "); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 224 | for (i = 0; i < data->spi_blacklist_size; i++) |
| 225 | msg_pdbg("%02x ", data->spi_blacklist[i]); |
| 226 | msg_pdbg(", size %u\n", data->spi_blacklist_size); |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 227 | } |
| 228 | free(tmp); |
| 229 | |
| 230 | tmp = extract_programmer_param("spi_ignorelist"); |
| 231 | if (tmp) { |
| 232 | i = strlen(tmp); |
| 233 | if (!strncmp(tmp, "0x", 2)) { |
| 234 | i -= 2; |
| 235 | memmove(tmp, tmp + 2, i + 1); |
| 236 | } |
| 237 | if ((i > 512) || (i % 2)) { |
| 238 | msg_perr("Invalid SPI command ignorelist length\n"); |
| 239 | free(tmp); |
| 240 | return 1; |
| 241 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 242 | data->spi_ignorelist_size = i / 2; |
| 243 | for (i = 0; i < data->spi_ignorelist_size * 2; i++) { |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 244 | if (!isxdigit((unsigned char)tmp[i])) { |
| 245 | msg_perr("Invalid char \"%c\" in SPI command " |
| 246 | "ignorelist\n", tmp[i]); |
| 247 | free(tmp); |
| 248 | return 1; |
| 249 | } |
| 250 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 251 | for (i = 0; i < data->spi_ignorelist_size; i++) { |
| Carl-Daniel Hailfinger | 5b55471 | 2012-02-16 01:43:06 +0000 | [diff] [blame] | 252 | unsigned int tmp2; |
| 253 | /* SCNx8 is apparently not supported by MSVC (and thus |
| 254 | * MinGW), so work around it with an extra variable |
| 255 | */ |
| 256 | sscanf(tmp + i * 2, "%2x", &tmp2); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 257 | data->spi_ignorelist[i] = (uint8_t)tmp2; |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 258 | } |
| 259 | msg_pdbg("SPI ignorelist is "); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 260 | for (i = 0; i < data->spi_ignorelist_size; i++) |
| 261 | msg_pdbg("%02x ", data->spi_ignorelist[i]); |
| 262 | msg_pdbg(", size %u\n", data->spi_ignorelist_size); |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 263 | } |
| 264 | free(tmp); |
| 265 | |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 266 | tmp = extract_programmer_param("emulate"); |
| 267 | if (!tmp) { |
| 268 | msg_pdbg("Not emulating any flash chip.\n"); |
| 269 | /* Nothing else to do. */ |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 270 | return 0; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 271 | } |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 272 | |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 273 | if (!strcmp(tmp, "M25P10.RES")) { |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 274 | data->emu_chip = EMULATE_ST_M25P10_RES; |
| 275 | data->emu_chip_size = 128 * 1024; |
| 276 | data->emu_max_byteprogram_size = 128; |
| 277 | data->emu_max_aai_size = 0; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 278 | data->emu_status_len = 1; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 279 | data->emu_jedec_se_size = 0; |
| 280 | data->emu_jedec_be_52_size = 0; |
| 281 | data->emu_jedec_be_d8_size = 32 * 1024; |
| 282 | data->emu_jedec_ce_60_size = 0; |
| 283 | data->emu_jedec_ce_c7_size = data->emu_chip_size; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 284 | msg_pdbg("Emulating ST M25P10.RES SPI flash chip (RES, page " |
| 285 | "write)\n"); |
| 286 | } |
| 287 | if (!strcmp(tmp, "SST25VF040.REMS")) { |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 288 | data->emu_chip = EMULATE_SST_SST25VF040_REMS; |
| 289 | data->emu_chip_size = 512 * 1024; |
| 290 | data->emu_max_byteprogram_size = 1; |
| 291 | data->emu_max_aai_size = 0; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 292 | data->emu_status_len = 1; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 293 | data->emu_jedec_se_size = 4 * 1024; |
| 294 | data->emu_jedec_be_52_size = 32 * 1024; |
| 295 | data->emu_jedec_be_d8_size = 0; |
| 296 | data->emu_jedec_ce_60_size = data->emu_chip_size; |
| 297 | data->emu_jedec_ce_c7_size = 0; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 298 | msg_pdbg("Emulating SST SST25VF040.REMS SPI flash chip (REMS, " |
| 299 | "byte write)\n"); |
| 300 | } |
| 301 | if (!strcmp(tmp, "SST25VF032B")) { |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 302 | data->emu_chip = EMULATE_SST_SST25VF032B; |
| 303 | data->emu_chip_size = 4 * 1024 * 1024; |
| 304 | data->emu_max_byteprogram_size = 1; |
| 305 | data->emu_max_aai_size = 2; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 306 | data->emu_status_len = 1; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 307 | data->emu_jedec_se_size = 4 * 1024; |
| 308 | data->emu_jedec_be_52_size = 32 * 1024; |
| 309 | data->emu_jedec_be_d8_size = 64 * 1024; |
| 310 | data->emu_jedec_ce_60_size = data->emu_chip_size; |
| 311 | data->emu_jedec_ce_c7_size = data->emu_chip_size; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 312 | msg_pdbg("Emulating SST SST25VF032B SPI flash chip (RDID, AAI " |
| 313 | "write)\n"); |
| 314 | } |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 315 | if (!strcmp(tmp, "MX25L6436")) { |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 316 | data->emu_chip = EMULATE_MACRONIX_MX25L6436; |
| 317 | data->emu_chip_size = 8 * 1024 * 1024; |
| 318 | data->emu_max_byteprogram_size = 256; |
| 319 | data->emu_max_aai_size = 0; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 320 | data->emu_status_len = 1; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 321 | data->emu_jedec_se_size = 4 * 1024; |
| 322 | data->emu_jedec_be_52_size = 32 * 1024; |
| 323 | data->emu_jedec_be_d8_size = 64 * 1024; |
| 324 | data->emu_jedec_ce_60_size = data->emu_chip_size; |
| 325 | data->emu_jedec_ce_c7_size = data->emu_chip_size; |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 326 | msg_pdbg("Emulating Macronix MX25L6436 SPI flash chip (RDID, " |
| 327 | "SFDP)\n"); |
| 328 | } |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 329 | if (!strcmp(tmp, "W25Q128FV")) { |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 330 | data->emu_chip = EMULATE_WINBOND_W25Q128FV; |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 331 | data->emu_wrsr_ext = true; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 332 | data->emu_chip_size = 16 * 1024 * 1024; |
| 333 | data->emu_max_byteprogram_size = 256; |
| 334 | data->emu_max_aai_size = 0; |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 335 | data->emu_status_len = 3; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 336 | data->emu_jedec_se_size = 4 * 1024; |
| 337 | data->emu_jedec_be_52_size = 32 * 1024; |
| 338 | data->emu_jedec_be_d8_size = 64 * 1024; |
| 339 | data->emu_jedec_ce_60_size = data->emu_chip_size; |
| 340 | data->emu_jedec_ce_c7_size = data->emu_chip_size; |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 341 | msg_pdbg("Emulating Winbond W25Q128FV SPI flash chip (RDID)\n"); |
| 342 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 343 | if (data->emu_chip == EMULATE_NONE) { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 344 | msg_perr("Invalid chip specified for emulation: %s\n", tmp); |
| 345 | free(tmp); |
| 346 | return 1; |
| 347 | } |
| 348 | free(tmp); |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 349 | |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 350 | status = extract_programmer_param("spi_status"); |
| 351 | if (status) { |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 352 | unsigned int emu_status; |
| 353 | |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 354 | errno = 0; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 355 | emu_status = strtoul(status, &endptr, 0); |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 356 | if (errno != 0 || status == endptr) { |
| Angel Pons | d377fe5 | 2021-05-25 13:03:24 +0200 | [diff] [blame] | 357 | free(status); |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 358 | msg_perr("Error: initial status register specified, " |
| 359 | "but the value could not be converted.\n"); |
| 360 | return 1; |
| 361 | } |
| Angel Pons | d377fe5 | 2021-05-25 13:03:24 +0200 | [diff] [blame] | 362 | free(status); |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 363 | |
| 364 | data->emu_status[0] = emu_status; |
| 365 | data->emu_status[1] = emu_status >> 8; |
| 366 | data->emu_status[2] = emu_status >> 16; |
| 367 | |
| 368 | if (data->emu_status_len == 3) { |
| 369 | msg_pdbg("Initial status registers:\n" |
| 370 | "\tSR1 is set to 0x%02x\n" |
| 371 | "\tSR2 is set to 0x%02x\n" |
| 372 | "\tSR3 is set to 0x%02x\n", |
| 373 | data->emu_status[0], data->emu_status[1], data->emu_status[2]); |
| 374 | } else if (data->emu_status_len == 2) { |
| 375 | msg_pdbg("Initial status registers:\n" |
| 376 | "\tSR1 is set to 0x%02x\n" |
| 377 | "\tSR2 is set to 0x%02x\n", |
| 378 | data->emu_status[0], data->emu_status[1]); |
| 379 | } else { |
| 380 | msg_pdbg("Initial status register is set to 0x%02x.\n", |
| 381 | data->emu_status[0]); |
| 382 | } |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 383 | } |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 384 | |
| Angel Pons | bb3e4e2 | 2021-05-25 12:56:18 +0200 | [diff] [blame] | 385 | data->flashchip_contents = malloc(data->emu_chip_size); |
| 386 | if (!data->flashchip_contents) { |
| 387 | msg_perr("Out of memory!\n"); |
| 388 | return 1; |
| 389 | } |
| 390 | |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 391 | |
| 392 | return 0; |
| 393 | } |
| 394 | |
| Thomas Heijligen | ddfaff0 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 395 | static int dummy_init(void) |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 396 | { |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 397 | struct stat image_stat; |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 398 | |
| 399 | struct emu_data *data = calloc(1, sizeof(struct emu_data)); |
| 400 | if (!data) { |
| 401 | msg_perr("Out of memory!\n"); |
| 402 | return 1; |
| 403 | } |
| 404 | data->emu_chip = EMULATE_NONE; |
| 405 | spi_master_dummyflasher.data = data; |
| 406 | par_master_dummy.data = data; |
| 407 | |
| 408 | msg_pspew("%s\n", __func__); |
| 409 | |
| 410 | enum chipbustype dummy_buses_supported; |
| 411 | if (init_data(data, &dummy_buses_supported)) { |
| 412 | free(data); |
| 413 | return 1; |
| 414 | } |
| 415 | |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 416 | if (data->emu_chip == EMULATE_NONE) { |
| 417 | msg_pdbg("Not emulating any flash chip.\n"); |
| 418 | /* Nothing else to do. */ |
| 419 | goto dummy_init_out; |
| 420 | } |
| 421 | |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 422 | msg_pdbg("Filling fake flash chip with 0xff, size %i\n", data->emu_chip_size); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 423 | memset(data->flashchip_contents, 0xff, data->emu_chip_size); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 424 | |
| Stefan Tauner | c2eec2c | 2014-05-03 21:33:01 +0000 | [diff] [blame] | 425 | /* Will be freed by shutdown function if necessary. */ |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 426 | data->emu_persistent_image = extract_programmer_param("image"); |
| 427 | if (!data->emu_persistent_image) { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 428 | /* Nothing else to do. */ |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 429 | goto dummy_init_out; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 430 | } |
| Stefan Tauner | c2eec2c | 2014-05-03 21:33:01 +0000 | [diff] [blame] | 431 | /* We will silently (in default verbosity) ignore the file if it does not exist (yet) or the size does |
| 432 | * not match the emulated chip. */ |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 433 | if (!stat(data->emu_persistent_image, &image_stat)) { |
| Stefan Tauner | 23e10b8 | 2016-01-23 16:16:49 +0000 | [diff] [blame] | 434 | msg_pdbg("Found persistent image %s, %jd B ", |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 435 | data->emu_persistent_image, (intmax_t)image_stat.st_size); |
| 436 | if ((uintmax_t)image_stat.st_size == data->emu_chip_size) { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 437 | msg_pdbg("matches.\n"); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 438 | msg_pdbg("Reading %s\n", data->emu_persistent_image); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 439 | if (read_buf_from_file(data->flashchip_contents, data->emu_chip_size, |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 440 | data->emu_persistent_image)) { |
| 441 | msg_perr("Unable to read %s\n", data->emu_persistent_image); |
| Angel Pons | 8697595 | 2021-05-25 12:46:43 +0200 | [diff] [blame] | 442 | free(data->emu_persistent_image); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 443 | free(data->flashchip_contents); |
| Anastasia Klimchuk | a9f2dca | 2021-05-31 09:42:36 +1000 | [diff] [blame] | 444 | free(data); |
| Jacob Garber | ca598da | 2019-08-12 10:44:17 -0600 | [diff] [blame] | 445 | return 1; |
| 446 | } |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 447 | } else { |
| 448 | msg_pdbg("doesn't match.\n"); |
| 449 | } |
| 450 | } |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 451 | |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 452 | dummy_init_out: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 453 | if (register_shutdown(dummy_shutdown, data)) { |
| Angel Pons | 8697595 | 2021-05-25 12:46:43 +0200 | [diff] [blame] | 454 | free(data->emu_persistent_image); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 455 | free(data->flashchip_contents); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 456 | free(data); |
| David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 457 | return 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 458 | } |
| Edward O'Callaghan | cd9d646 | 2021-05-17 20:01:27 +1000 | [diff] [blame] | 459 | if (dummy_buses_supported & BUS_NONSPI) |
| Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 460 | register_par_master(&par_master_dummy, |
| Edward O'Callaghan | cd9d646 | 2021-05-17 20:01:27 +1000 | [diff] [blame] | 461 | dummy_buses_supported & BUS_NONSPI); |
| Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 462 | if (dummy_buses_supported & BUS_SPI) |
| Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 463 | register_spi_master(&spi_master_dummyflasher); |
| Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 464 | |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 465 | return 0; |
| 466 | } |
| 467 | |
| Thomas Heijligen | ddfaff0 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 468 | static void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len) |
| Carl-Daniel Hailfinger | 1455b2b | 2009-05-11 14:13:25 +0000 | [diff] [blame] | 469 | { |
| Stefan Tauner | c2eec2c | 2014-05-03 21:33:01 +0000 | [diff] [blame] | 470 | msg_pspew("%s: Mapping %s, 0x%zx bytes at 0x%0*" PRIxPTR "\n", |
| Stefan Tauner | 0554ca5 | 2013-07-25 22:54:25 +0000 | [diff] [blame] | 471 | __func__, descr, len, PRIxPTR_WIDTH, phys_addr); |
| Carl-Daniel Hailfinger | 1455b2b | 2009-05-11 14:13:25 +0000 | [diff] [blame] | 472 | return (void *)phys_addr; |
| 473 | } |
| 474 | |
| Thomas Heijligen | ddfaff0 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 475 | static void dummy_unmap(void *virt_addr, size_t len) |
| Carl-Daniel Hailfinger | 1455b2b | 2009-05-11 14:13:25 +0000 | [diff] [blame] | 476 | { |
| Stefan Tauner | 0554ca5 | 2013-07-25 22:54:25 +0000 | [diff] [blame] | 477 | msg_pspew("%s: Unmapping 0x%zx bytes at %p\n", __func__, len, virt_addr); |
| Carl-Daniel Hailfinger | 1455b2b | 2009-05-11 14:13:25 +0000 | [diff] [blame] | 478 | } |
| 479 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 480 | static void dummy_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr) |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 481 | { |
| Stefan Tauner | c233375 | 2013-07-13 23:31:37 +0000 | [diff] [blame] | 482 | msg_pspew("%s: addr=0x%" PRIxPTR ", val=0x%02x\n", __func__, addr, val); |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 483 | } |
| 484 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 485 | static void dummy_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr) |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 486 | { |
| Stefan Tauner | c233375 | 2013-07-13 23:31:37 +0000 | [diff] [blame] | 487 | msg_pspew("%s: addr=0x%" PRIxPTR ", val=0x%04x\n", __func__, addr, val); |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 488 | } |
| 489 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 490 | static void dummy_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr) |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 491 | { |
| Stefan Tauner | c233375 | 2013-07-13 23:31:37 +0000 | [diff] [blame] | 492 | msg_pspew("%s: addr=0x%" PRIxPTR ", val=0x%08x\n", __func__, addr, val); |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 493 | } |
| 494 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 495 | static void dummy_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len) |
| Carl-Daniel Hailfinger | 0bd2a2b | 2009-06-05 18:32:07 +0000 | [diff] [blame] | 496 | { |
| 497 | size_t i; |
| Stefan Tauner | 0554ca5 | 2013-07-25 22:54:25 +0000 | [diff] [blame] | 498 | msg_pspew("%s: addr=0x%" PRIxPTR ", len=0x%zx, writing data (hex):", __func__, addr, len); |
| Carl-Daniel Hailfinger | 0bd2a2b | 2009-06-05 18:32:07 +0000 | [diff] [blame] | 499 | for (i = 0; i < len; i++) { |
| 500 | if ((i % 16) == 0) |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 501 | msg_pspew("\n"); |
| 502 | msg_pspew("%02x ", buf[i]); |
| Carl-Daniel Hailfinger | 0bd2a2b | 2009-06-05 18:32:07 +0000 | [diff] [blame] | 503 | } |
| 504 | } |
| 505 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 506 | static uint8_t dummy_chip_readb(const struct flashctx *flash, const chipaddr addr) |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 507 | { |
| Stefan Tauner | c233375 | 2013-07-13 23:31:37 +0000 | [diff] [blame] | 508 | msg_pspew("%s: addr=0x%" PRIxPTR ", returning 0xff\n", __func__, addr); |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 509 | return 0xff; |
| 510 | } |
| 511 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 512 | static uint16_t dummy_chip_readw(const struct flashctx *flash, const chipaddr addr) |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 513 | { |
| Stefan Tauner | c233375 | 2013-07-13 23:31:37 +0000 | [diff] [blame] | 514 | msg_pspew("%s: addr=0x%" PRIxPTR ", returning 0xffff\n", __func__, addr); |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 515 | return 0xffff; |
| 516 | } |
| 517 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 518 | static uint32_t dummy_chip_readl(const struct flashctx *flash, const chipaddr addr) |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 519 | { |
| Stefan Tauner | c233375 | 2013-07-13 23:31:37 +0000 | [diff] [blame] | 520 | msg_pspew("%s: addr=0x%" PRIxPTR ", returning 0xffffffff\n", __func__, addr); |
| Carl-Daniel Hailfinger | c312920 | 2009-05-09 00:54:55 +0000 | [diff] [blame] | 521 | return 0xffffffff; |
| 522 | } |
| 523 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 524 | static void dummy_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len) |
| Carl-Daniel Hailfinger | 0bd2a2b | 2009-06-05 18:32:07 +0000 | [diff] [blame] | 525 | { |
| Stefan Tauner | 0554ca5 | 2013-07-25 22:54:25 +0000 | [diff] [blame] | 526 | msg_pspew("%s: addr=0x%" PRIxPTR ", len=0x%zx, returning array of 0xff\n", __func__, addr, len); |
| Carl-Daniel Hailfinger | 0bd2a2b | 2009-06-05 18:32:07 +0000 | [diff] [blame] | 527 | memset(buf, 0xff, len); |
| 528 | return; |
| 529 | } |
| 530 | |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 531 | static uint8_t get_reg_ro_bit_mask(const struct emu_data *data, enum flash_reg reg) |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 532 | { |
| 533 | /* Whoever adds a new register must not forget to update this function |
| 534 | or at least shouldn't use it incorrectly. */ |
| 535 | assert(reg == STATUS1 || reg == STATUS2 || reg == STATUS3); |
| 536 | |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 537 | uint8_t ro_bits = reg == STATUS1 ? SPI_SR_WIP : 0; |
| 538 | |
| 539 | if (data->emu_chip == EMULATE_WINBOND_W25Q128FV) { |
| 540 | if (reg == STATUS2) { |
| 541 | /* SUS (bit_7) and (R) (bit_2). */ |
| 542 | ro_bits = 0x84; |
| 543 | /* Once any of the lock bits (LB[1..3]) are set, they |
| 544 | can't be unset. */ |
| 545 | ro_bits |= data->emu_status[1] & (1 << 3); |
| 546 | ro_bits |= data->emu_status[1] & (1 << 4); |
| 547 | ro_bits |= data->emu_status[1] & (1 << 5); |
| 548 | } else if (reg == STATUS3) { |
| 549 | /* Four reserved bits. */ |
| 550 | ro_bits = 0x1b; |
| 551 | } |
| 552 | } |
| 553 | |
| 554 | return ro_bits; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 555 | } |
| 556 | |
| Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 557 | static int emulate_spi_chip_response(unsigned int writecnt, |
| 558 | unsigned int readcnt, |
| 559 | const unsigned char *writearr, |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 560 | unsigned char *readarr, |
| 561 | struct emu_data *data) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 562 | { |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 563 | unsigned int offs, i, toread; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 564 | uint8_t ro_bits; |
| 565 | bool wrsr_ext; |
| Stefan Tauner | c69c9c8 | 2011-11-23 09:13:48 +0000 | [diff] [blame] | 566 | static int unsigned aai_offs; |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 567 | const unsigned char sst25vf040_rems_response[2] = {0xbf, 0x44}; |
| 568 | const unsigned char sst25vf032b_rems_response[2] = {0xbf, 0x4a}; |
| 569 | const unsigned char mx25l6436_rems_response[2] = {0xc2, 0x16}; |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 570 | const unsigned char w25q128fv_rems_response[2] = {0xef, 0x17}; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 571 | |
| 572 | if (writecnt == 0) { |
| 573 | msg_perr("No command sent to the chip!\n"); |
| 574 | return 1; |
| 575 | } |
| Paul Menzel | ac427b2 | 2012-02-16 21:07:07 +0000 | [diff] [blame] | 576 | /* spi_blacklist has precedence over spi_ignorelist. */ |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 577 | for (i = 0; i < data->spi_blacklist_size; i++) { |
| 578 | if (writearr[0] == data->spi_blacklist[i]) { |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 579 | msg_pdbg("Refusing blacklisted SPI command 0x%02x\n", |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 580 | data->spi_blacklist[i]); |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 581 | return SPI_INVALID_OPCODE; |
| 582 | } |
| 583 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 584 | for (i = 0; i < data->spi_ignorelist_size; i++) { |
| 585 | if (writearr[0] == data->spi_ignorelist[i]) { |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 586 | msg_cdbg("Ignoring ignorelisted SPI command 0x%02x\n", |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 587 | data->spi_ignorelist[i]); |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 588 | /* Return success because the command does not fail, |
| 589 | * it is simply ignored. |
| 590 | */ |
| 591 | return 0; |
| 592 | } |
| 593 | } |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 594 | |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 595 | if (data->emu_max_aai_size && (data->emu_status[0] & SPI_SR_AAI)) { |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 596 | if (writearr[0] != JEDEC_AAI_WORD_PROGRAM && |
| 597 | writearr[0] != JEDEC_WRDI && |
| 598 | writearr[0] != JEDEC_RDSR) { |
| 599 | msg_perr("Forbidden opcode (0x%02x) attempted during " |
| 600 | "AAI sequence!\n", writearr[0]); |
| 601 | return 0; |
| 602 | } |
| 603 | } |
| 604 | |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 605 | switch (writearr[0]) { |
| 606 | case JEDEC_RES: |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 607 | if (writecnt < JEDEC_RES_OUTSIZE) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 608 | break; |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 609 | /* offs calculation is only needed for SST chips which treat RES like REMS. */ |
| 610 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| 611 | offs += writecnt - JEDEC_REMS_OUTSIZE; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 612 | switch (data->emu_chip) { |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 613 | case EMULATE_ST_M25P10_RES: |
| 614 | if (readcnt > 0) |
| 615 | memset(readarr, 0x10, readcnt); |
| 616 | break; |
| 617 | case EMULATE_SST_SST25VF040_REMS: |
| 618 | for (i = 0; i < readcnt; i++) |
| 619 | readarr[i] = sst25vf040_rems_response[(offs + i) % 2]; |
| 620 | break; |
| 621 | case EMULATE_SST_SST25VF032B: |
| 622 | for (i = 0; i < readcnt; i++) |
| 623 | readarr[i] = sst25vf032b_rems_response[(offs + i) % 2]; |
| 624 | break; |
| 625 | case EMULATE_MACRONIX_MX25L6436: |
| 626 | if (readcnt > 0) |
| 627 | memset(readarr, 0x16, readcnt); |
| 628 | break; |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 629 | case EMULATE_WINBOND_W25Q128FV: |
| 630 | if (readcnt > 0) |
| 631 | memset(readarr, 0x17, readcnt); |
| 632 | break; |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 633 | default: /* ignore */ |
| 634 | break; |
| 635 | } |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 636 | break; |
| 637 | case JEDEC_REMS: |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 638 | /* REMS response has wraparound and uses an address parameter. */ |
| 639 | if (writecnt < JEDEC_REMS_OUTSIZE) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 640 | break; |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 641 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| 642 | offs += writecnt - JEDEC_REMS_OUTSIZE; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 643 | switch (data->emu_chip) { |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 644 | case EMULATE_SST_SST25VF040_REMS: |
| 645 | for (i = 0; i < readcnt; i++) |
| 646 | readarr[i] = sst25vf040_rems_response[(offs + i) % 2]; |
| 647 | break; |
| 648 | case EMULATE_SST_SST25VF032B: |
| 649 | for (i = 0; i < readcnt; i++) |
| 650 | readarr[i] = sst25vf032b_rems_response[(offs + i) % 2]; |
| 651 | break; |
| 652 | case EMULATE_MACRONIX_MX25L6436: |
| 653 | for (i = 0; i < readcnt; i++) |
| 654 | readarr[i] = mx25l6436_rems_response[(offs + i) % 2]; |
| 655 | break; |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 656 | case EMULATE_WINBOND_W25Q128FV: |
| 657 | for (i = 0; i < readcnt; i++) |
| 658 | readarr[i] = w25q128fv_rems_response[(offs + i) % 2]; |
| 659 | break; |
| Carl-Daniel Hailfinger | af2cac0 | 2012-08-30 21:41:00 +0000 | [diff] [blame] | 660 | default: /* ignore */ |
| 661 | break; |
| 662 | } |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 663 | break; |
| 664 | case JEDEC_RDID: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 665 | switch (data->emu_chip) { |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 666 | case EMULATE_SST_SST25VF032B: |
| 667 | if (readcnt > 0) |
| 668 | readarr[0] = 0xbf; |
| 669 | if (readcnt > 1) |
| 670 | readarr[1] = 0x25; |
| 671 | if (readcnt > 2) |
| 672 | readarr[2] = 0x4a; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 673 | break; |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 674 | case EMULATE_MACRONIX_MX25L6436: |
| 675 | if (readcnt > 0) |
| 676 | readarr[0] = 0xc2; |
| 677 | if (readcnt > 1) |
| 678 | readarr[1] = 0x20; |
| 679 | if (readcnt > 2) |
| 680 | readarr[2] = 0x17; |
| 681 | break; |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 682 | case EMULATE_WINBOND_W25Q128FV: |
| 683 | if (readcnt > 0) |
| 684 | readarr[0] = 0xef; |
| 685 | if (readcnt > 1) |
| 686 | readarr[1] = 0x40; |
| 687 | if (readcnt > 2) |
| 688 | readarr[2] = 0x18; |
| 689 | break; |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 690 | default: /* ignore */ |
| 691 | break; |
| 692 | } |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 693 | break; |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 694 | case JEDEC_RDSR: |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 695 | memset(readarr, data->emu_status[0], readcnt); |
| 696 | break; |
| 697 | case JEDEC_RDSR2: |
| 698 | if (data->emu_status_len >= 2) |
| 699 | memset(readarr, data->emu_status[1], readcnt); |
| 700 | break; |
| 701 | case JEDEC_RDSR3: |
| 702 | if (data->emu_status_len >= 3) |
| 703 | memset(readarr, data->emu_status[2], readcnt); |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 704 | break; |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 705 | /* FIXME: this should be chip-specific. */ |
| 706 | case JEDEC_EWSR: |
| 707 | case JEDEC_WREN: |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 708 | data->emu_status[0] |= SPI_SR_WEL; |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 709 | break; |
| 710 | case JEDEC_WRSR: |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 711 | if (!(data->emu_status[0] & SPI_SR_WEL)) { |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 712 | msg_perr("WRSR attempted, but WEL is 0!\n"); |
| 713 | break; |
| 714 | } |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 715 | |
| 716 | wrsr_ext = (writecnt == 3 && data->emu_wrsr_ext); |
| 717 | |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 718 | /* FIXME: add some reasonable simulation of the busy flag */ |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 719 | |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 720 | ro_bits = get_reg_ro_bit_mask(data, STATUS1); |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 721 | data->emu_status[0] &= ro_bits; |
| 722 | data->emu_status[0] |= writearr[1] & ~ro_bits; |
| 723 | if (wrsr_ext) { |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 724 | ro_bits = get_reg_ro_bit_mask(data, STATUS2); |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 725 | data->emu_status[1] &= ro_bits; |
| 726 | data->emu_status[1] |= writearr[2] & ~ro_bits; |
| 727 | } |
| 728 | |
| 729 | if (wrsr_ext) |
| 730 | msg_pdbg2("WRSR wrote 0x%02x%02x.\n", data->emu_status[1], data->emu_status[0]); |
| 731 | else |
| 732 | msg_pdbg2("WRSR wrote 0x%02x.\n", data->emu_status[0]); |
| 733 | break; |
| 734 | case JEDEC_WRSR2: |
| 735 | if (data->emu_status_len < 2) |
| 736 | break; |
| 737 | if (!(data->emu_status[0] & SPI_SR_WEL)) { |
| 738 | msg_perr("WRSR2 attempted, but WEL is 0!\n"); |
| 739 | break; |
| 740 | } |
| 741 | |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 742 | ro_bits = get_reg_ro_bit_mask(data, STATUS2); |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 743 | data->emu_status[1] &= ro_bits; |
| 744 | data->emu_status[1] |= (writearr[1] & ~ro_bits); |
| 745 | |
| 746 | msg_pdbg2("WRSR2 wrote 0x%02x.\n", data->emu_status[1]); |
| 747 | break; |
| 748 | case JEDEC_WRSR3: |
| 749 | if (data->emu_status_len < 3) |
| 750 | break; |
| 751 | if (!(data->emu_status[0] & SPI_SR_WEL)) { |
| 752 | msg_perr("WRSR3 attempted, but WEL is 0!\n"); |
| 753 | break; |
| 754 | } |
| 755 | |
| Sergii Dmytruk | 97ad264 | 2021-11-08 00:06:33 +0200 | [diff] [blame^] | 756 | ro_bits = get_reg_ro_bit_mask(data, STATUS3); |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 757 | data->emu_status[2] &= ro_bits; |
| 758 | data->emu_status[2] |= (writearr[1] & ~ro_bits); |
| 759 | |
| 760 | msg_pdbg2("WRSR3 wrote 0x%02x.\n", data->emu_status[2]); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 761 | break; |
| 762 | case JEDEC_READ: |
| 763 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| 764 | /* Truncate to emu_chip_size. */ |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 765 | offs %= data->emu_chip_size; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 766 | if (readcnt > 0) |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 767 | memcpy(readarr, data->flashchip_contents + offs, readcnt); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 768 | break; |
| 769 | case JEDEC_BYTE_PROGRAM: |
| 770 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| 771 | /* Truncate to emu_chip_size. */ |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 772 | offs %= data->emu_chip_size; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 773 | if (writecnt < 5) { |
| 774 | msg_perr("BYTE PROGRAM size too short!\n"); |
| 775 | return 1; |
| 776 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 777 | if (writecnt - 4 > data->emu_max_byteprogram_size) { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 778 | msg_perr("Max BYTE PROGRAM size exceeded!\n"); |
| 779 | return 1; |
| 780 | } |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 781 | memcpy(data->flashchip_contents + offs, writearr + 4, writecnt - 4); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 782 | data->emu_modified = 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 783 | break; |
| 784 | case JEDEC_AAI_WORD_PROGRAM: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 785 | if (!data->emu_max_aai_size) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 786 | break; |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 787 | if (!(data->emu_status[0] & SPI_SR_AAI)) { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 788 | if (writecnt < JEDEC_AAI_WORD_PROGRAM_OUTSIZE) { |
| 789 | msg_perr("Initial AAI WORD PROGRAM size too " |
| 790 | "short!\n"); |
| 791 | return 1; |
| 792 | } |
| 793 | if (writecnt > JEDEC_AAI_WORD_PROGRAM_OUTSIZE) { |
| 794 | msg_perr("Initial AAI WORD PROGRAM size too " |
| 795 | "long!\n"); |
| 796 | return 1; |
| 797 | } |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 798 | data->emu_status[0] |= SPI_SR_AAI; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 799 | aai_offs = writearr[1] << 16 | writearr[2] << 8 | |
| 800 | writearr[3]; |
| 801 | /* Truncate to emu_chip_size. */ |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 802 | aai_offs %= data->emu_chip_size; |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 803 | memcpy(data->flashchip_contents + aai_offs, writearr + 4, 2); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 804 | aai_offs += 2; |
| 805 | } else { |
| 806 | if (writecnt < JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE) { |
| 807 | msg_perr("Continuation AAI WORD PROGRAM size " |
| 808 | "too short!\n"); |
| 809 | return 1; |
| 810 | } |
| 811 | if (writecnt > JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE) { |
| 812 | msg_perr("Continuation AAI WORD PROGRAM size " |
| 813 | "too long!\n"); |
| 814 | return 1; |
| 815 | } |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 816 | memcpy(data->flashchip_contents + aai_offs, writearr + 1, 2); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 817 | aai_offs += 2; |
| 818 | } |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 819 | data->emu_modified = 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 820 | break; |
| 821 | case JEDEC_WRDI: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 822 | if (data->emu_max_aai_size) |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 823 | data->emu_status[0] &= ~SPI_SR_AAI; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 824 | break; |
| 825 | case JEDEC_SE: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 826 | if (!data->emu_jedec_se_size) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 827 | break; |
| 828 | if (writecnt != JEDEC_SE_OUTSIZE) { |
| 829 | msg_perr("SECTOR ERASE 0x20 outsize invalid!\n"); |
| 830 | return 1; |
| 831 | } |
| 832 | if (readcnt != JEDEC_SE_INSIZE) { |
| 833 | msg_perr("SECTOR ERASE 0x20 insize invalid!\n"); |
| 834 | return 1; |
| 835 | } |
| 836 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 837 | if (offs & (data->emu_jedec_se_size - 1)) |
| Carl-Daniel Hailfinger | 146b77d | 2011-02-04 22:52:04 +0000 | [diff] [blame] | 838 | msg_pdbg("Unaligned SECTOR ERASE 0x20: 0x%x\n", offs); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 839 | offs &= ~(data->emu_jedec_se_size - 1); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 840 | memset(data->flashchip_contents + offs, 0xff, data->emu_jedec_se_size); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 841 | data->emu_modified = 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 842 | break; |
| 843 | case JEDEC_BE_52: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 844 | if (!data->emu_jedec_be_52_size) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 845 | break; |
| 846 | if (writecnt != JEDEC_BE_52_OUTSIZE) { |
| 847 | msg_perr("BLOCK ERASE 0x52 outsize invalid!\n"); |
| 848 | return 1; |
| 849 | } |
| 850 | if (readcnt != JEDEC_BE_52_INSIZE) { |
| 851 | msg_perr("BLOCK ERASE 0x52 insize invalid!\n"); |
| 852 | return 1; |
| 853 | } |
| 854 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 855 | if (offs & (data->emu_jedec_be_52_size - 1)) |
| Carl-Daniel Hailfinger | 146b77d | 2011-02-04 22:52:04 +0000 | [diff] [blame] | 856 | msg_pdbg("Unaligned BLOCK ERASE 0x52: 0x%x\n", offs); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 857 | offs &= ~(data->emu_jedec_be_52_size - 1); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 858 | memset(data->flashchip_contents + offs, 0xff, data->emu_jedec_be_52_size); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 859 | data->emu_modified = 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 860 | break; |
| 861 | case JEDEC_BE_D8: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 862 | if (!data->emu_jedec_be_d8_size) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 863 | break; |
| 864 | if (writecnt != JEDEC_BE_D8_OUTSIZE) { |
| 865 | msg_perr("BLOCK ERASE 0xd8 outsize invalid!\n"); |
| 866 | return 1; |
| 867 | } |
| 868 | if (readcnt != JEDEC_BE_D8_INSIZE) { |
| 869 | msg_perr("BLOCK ERASE 0xd8 insize invalid!\n"); |
| 870 | return 1; |
| 871 | } |
| 872 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 873 | if (offs & (data->emu_jedec_be_d8_size - 1)) |
| Carl-Daniel Hailfinger | 146b77d | 2011-02-04 22:52:04 +0000 | [diff] [blame] | 874 | msg_pdbg("Unaligned BLOCK ERASE 0xd8: 0x%x\n", offs); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 875 | offs &= ~(data->emu_jedec_be_d8_size - 1); |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 876 | memset(data->flashchip_contents + offs, 0xff, data->emu_jedec_be_d8_size); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 877 | data->emu_modified = 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 878 | break; |
| 879 | case JEDEC_CE_60: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 880 | if (!data->emu_jedec_ce_60_size) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 881 | break; |
| 882 | if (writecnt != JEDEC_CE_60_OUTSIZE) { |
| 883 | msg_perr("CHIP ERASE 0x60 outsize invalid!\n"); |
| 884 | return 1; |
| 885 | } |
| 886 | if (readcnt != JEDEC_CE_60_INSIZE) { |
| 887 | msg_perr("CHIP ERASE 0x60 insize invalid!\n"); |
| 888 | return 1; |
| 889 | } |
| Carl-Daniel Hailfinger | 146b77d | 2011-02-04 22:52:04 +0000 | [diff] [blame] | 890 | /* JEDEC_CE_60_OUTSIZE is 1 (no address) -> no offset. */ |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 891 | /* emu_jedec_ce_60_size is emu_chip_size. */ |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 892 | memset(data->flashchip_contents, 0xff, data->emu_jedec_ce_60_size); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 893 | data->emu_modified = 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 894 | break; |
| 895 | case JEDEC_CE_C7: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 896 | if (!data->emu_jedec_ce_c7_size) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 897 | break; |
| 898 | if (writecnt != JEDEC_CE_C7_OUTSIZE) { |
| 899 | msg_perr("CHIP ERASE 0xc7 outsize invalid!\n"); |
| 900 | return 1; |
| 901 | } |
| 902 | if (readcnt != JEDEC_CE_C7_INSIZE) { |
| 903 | msg_perr("CHIP ERASE 0xc7 insize invalid!\n"); |
| 904 | return 1; |
| 905 | } |
| Carl-Daniel Hailfinger | 146b77d | 2011-02-04 22:52:04 +0000 | [diff] [blame] | 906 | /* JEDEC_CE_C7_OUTSIZE is 1 (no address) -> no offset. */ |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 907 | /* emu_jedec_ce_c7_size is emu_chip_size. */ |
| Edward O'Callaghan | b1a51ab | 2021-05-20 20:34:02 +1000 | [diff] [blame] | 908 | memset(data->flashchip_contents, 0xff, data->emu_jedec_ce_c7_size); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 909 | data->emu_modified = 1; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 910 | break; |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 911 | case JEDEC_SFDP: |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 912 | if (data->emu_chip != EMULATE_MACRONIX_MX25L6436) |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 913 | break; |
| 914 | if (writecnt < 4) |
| 915 | break; |
| 916 | offs = writearr[1] << 16 | writearr[2] << 8 | writearr[3]; |
| 917 | |
| 918 | /* SFDP expects one dummy byte after the address. */ |
| 919 | if (writecnt == 4) { |
| 920 | /* The dummy byte was not written, make sure it is read instead. |
| 921 | * Shifting and shortening the read array does achieve this goal. |
| 922 | */ |
| 923 | readarr++; |
| 924 | readcnt--; |
| 925 | } else { |
| 926 | /* The response is shifted if more than 5 bytes are written, because SFDP data is |
| 927 | * already shifted out by the chip while those superfluous bytes are written. */ |
| 928 | offs += writecnt - 5; |
| 929 | } |
| 930 | |
| 931 | /* The SFDP spec implies that the start address of an SFDP read may be truncated to fit in the |
| 932 | * SFDP table address space, i.e. the start address may be wrapped around at SFDP table size. |
| 933 | * This is a reasonable implementation choice in hardware because it saves a few gates. */ |
| 934 | if (offs >= sizeof(sfdp_table)) { |
| 935 | msg_pdbg("Wrapping the start address around the SFDP table boundary (using 0x%x " |
| 936 | "instead of 0x%x).\n", (unsigned int)(offs % sizeof(sfdp_table)), offs); |
| 937 | offs %= sizeof(sfdp_table); |
| 938 | } |
| 939 | toread = min(sizeof(sfdp_table) - offs, readcnt); |
| 940 | memcpy(readarr, sfdp_table + offs, toread); |
| 941 | if (toread < readcnt) |
| 942 | msg_pdbg("Crossing the SFDP table boundary in a single " |
| 943 | "continuous chunk produces undefined results " |
| 944 | "after that point.\n"); |
| 945 | break; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 946 | default: |
| 947 | /* No special response. */ |
| 948 | break; |
| 949 | } |
| Stefan Tauner | 5e695ab | 2012-05-06 17:03:40 +0000 | [diff] [blame] | 950 | if (writearr[0] != JEDEC_WREN && writearr[0] != JEDEC_EWSR) |
| Sergii Dmytruk | 2ac444f | 2021-11-08 00:05:12 +0200 | [diff] [blame] | 951 | data->emu_status[0] &= ~SPI_SR_WEL; |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 952 | return 0; |
| 953 | } |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 954 | |
| Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 955 | static int dummy_spi_send_command(const struct flashctx *flash, unsigned int writecnt, |
| Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 956 | unsigned int readcnt, |
| 957 | const unsigned char *writearr, |
| 958 | unsigned char *readarr) |
| Carl-Daniel Hailfinger | bfe2e0c | 2009-05-14 12:59:36 +0000 | [diff] [blame] | 959 | { |
| Nico Huber | 519be66 | 2018-12-23 20:03:35 +0100 | [diff] [blame] | 960 | unsigned int i; |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 961 | struct emu_data *emu_data = flash->mst->spi.data; |
| 962 | if (!emu_data) { |
| 963 | msg_perr("No data in flash context!\n"); |
| 964 | return 1; |
| 965 | } |
| Carl-Daniel Hailfinger | bfe2e0c | 2009-05-14 12:59:36 +0000 | [diff] [blame] | 966 | |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 967 | msg_pspew("%s:", __func__); |
| Carl-Daniel Hailfinger | bfe2e0c | 2009-05-14 12:59:36 +0000 | [diff] [blame] | 968 | |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 969 | msg_pspew(" writing %u bytes:", writecnt); |
| Carl-Daniel Hailfinger | bfe2e0c | 2009-05-14 12:59:36 +0000 | [diff] [blame] | 970 | for (i = 0; i < writecnt; i++) |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 971 | msg_pspew(" 0x%02x", writearr[i]); |
| Carl-Daniel Hailfinger | bfe2e0c | 2009-05-14 12:59:36 +0000 | [diff] [blame] | 972 | |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 973 | /* Response for unknown commands and missing chip is 0xff. */ |
| 974 | memset(readarr, 0xff, readcnt); |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 975 | switch (emu_data->emu_chip) { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 976 | case EMULATE_ST_M25P10_RES: |
| 977 | case EMULATE_SST_SST25VF040_REMS: |
| 978 | case EMULATE_SST_SST25VF032B: |
| Stefan Tauner | 0b9df97 | 2012-05-07 22:12:16 +0000 | [diff] [blame] | 979 | case EMULATE_MACRONIX_MX25L6436: |
| Nico Huber | f9632d8 | 2019-01-20 11:23:49 +0100 | [diff] [blame] | 980 | case EMULATE_WINBOND_W25Q128FV: |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 981 | if (emulate_spi_chip_response(writecnt, readcnt, writearr, |
| Lachlan Bishop | c753c40 | 2020-09-10 14:57:05 +1000 | [diff] [blame] | 982 | readarr, emu_data)) { |
| Carl-Daniel Hailfinger | 1b83be5 | 2012-02-08 23:28:54 +0000 | [diff] [blame] | 983 | msg_pdbg("Invalid command sent to flash chip!\n"); |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 984 | return 1; |
| 985 | } |
| 986 | break; |
| 987 | default: |
| 988 | break; |
| 989 | } |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 990 | msg_pspew(" reading %u bytes:", readcnt); |
| Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 991 | for (i = 0; i < readcnt; i++) |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 992 | msg_pspew(" 0x%02x", readarr[i]); |
| Carl-Daniel Hailfinger | 3ac101c | 2010-01-09 04:32:23 +0000 | [diff] [blame] | 993 | msg_pspew("\n"); |
| Carl-Daniel Hailfinger | bfe2e0c | 2009-05-14 12:59:36 +0000 | [diff] [blame] | 994 | return 0; |
| 995 | } |
| Carl-Daniel Hailfinger | 1b0ba89 | 2010-06-20 10:58:32 +0000 | [diff] [blame] | 996 | |
| Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 997 | static int dummy_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len) |
| Carl-Daniel Hailfinger | 9a795d8 | 2010-07-14 16:19:05 +0000 | [diff] [blame] | 998 | { |
| Carl-Daniel Hailfinger | f68aa8a | 2010-11-01 22:07:04 +0000 | [diff] [blame] | 999 | return spi_write_chunked(flash, buf, start, len, |
| 1000 | spi_write_256_chunksize); |
| Carl-Daniel Hailfinger | 9a795d8 | 2010-07-14 16:19:05 +0000 | [diff] [blame] | 1001 | } |
| Thomas Heijligen | ddfaff0 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 1002 | |
| 1003 | const struct programmer_entry programmer_dummy = { |
| 1004 | .name = "dummy", |
| 1005 | .type = OTHER, |
| 1006 | /* FIXME */ |
| 1007 | .devs.note = "Dummy device, does nothing and logs all accesses\n", |
| 1008 | .init = dummy_init, |
| 1009 | .map_flash_region = dummy_map, |
| 1010 | .unmap_flash_region = dummy_unmap, |
| 1011 | .delay = internal_delay, |
| 1012 | }; |