blob: 1173ef7729ad4d4b24bd05d13b12300d0d9f81e1 [file] [log] [blame]
Idwer Vollering004f4b72010-09-03 18:21:21 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Carl-Daniel Hailfinger
5 * Copyright (C) 2010 Idwer Vollering
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Idwer Vollering004f4b72010-09-03 18:21:21 +000015 */
16
17/*
Bill Paulbf8ea492014-03-17 22:07:29 +000018 * Datasheets:
Idwer Vollering004f4b72010-09-03 18:21:21 +000019 * PCI/PCI-X Family of Gigabit Ethernet Controllers Software Developer's Manual
20 * 82540EP/EM, 82541xx, 82544GC/EI, 82545GM/EM, 82546GB/EB, and 82547xx
Bill Paulbf8ea492014-03-17 22:07:29 +000021 * http://www.intel.com/content/www/us/en/ethernet-controllers/pci-pci-x-family-gbe-controllers-software-dev-manual.html
22 *
23 * PCIe GbE Controllers Open Source Software Developer's Manual
24 * http://www.intel.com/content/www/us/en/ethernet-controllers/pcie-gbe-controllers-open-source-manual.html
25 *
26 * Intel 82574 Gigabit Ethernet Controller Family Datasheet
27 * http://www.intel.com/content/www/us/en/ethernet-controllers/82574l-gbe-controller-datasheet.html
Ed Swierk33180df2014-12-05 22:56:13 +000028 *
29 * Intel 82599 10 GbE Controller Datasheet (331520)
30 * http://www.intel.com/content/dam/www/public/us/en/documents/datasheets/82599-10-gbe-controller-datasheet.pdf
Idwer Vollering004f4b72010-09-03 18:21:21 +000031 */
32
33#include <stdlib.h>
Stefan Tauner6745d6f2012-08-26 21:50:36 +000034#include <unistd.h>
Idwer Vollering004f4b72010-09-03 18:21:21 +000035#include "flash.h"
36#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000037#include "hwaccess.h"
Idwer Vollering004f4b72010-09-03 18:21:21 +000038
39#define PCI_VENDOR_ID_INTEL 0x8086
Stefan Tauner6745d6f2012-08-26 21:50:36 +000040#define MEMMAP_SIZE getpagesize()
Idwer Vollering004f4b72010-09-03 18:21:21 +000041
Stefan Tauner8ee180d2012-02-27 19:44:16 +000042/* EEPROM/Flash Control & Data Register */
Idwer Vollering004f4b72010-09-03 18:21:21 +000043#define EECD 0x10
Stefan Tauner8ee180d2012-02-27 19:44:16 +000044/* Flash Access Register */
Idwer Vollering004f4b72010-09-03 18:21:21 +000045#define FLA 0x1c
46
47/*
48 * Register bits of EECD.
Stefan Tauner8ee180d2012-02-27 19:44:16 +000049 * Table 13-6
50 *
Idwer Vollering004f4b72010-09-03 18:21:21 +000051 * Bit 04, 05: FWE (Flash Write Enable Control)
Ed Swierk33180df2014-12-05 22:56:13 +000052 * 00b = not allowed (on some cards this sends an erase command if bit 31 (FL_ER) of FLA is set)
Idwer Vollering004f4b72010-09-03 18:21:21 +000053 * 01b = flash writes disabled
54 * 10b = flash writes enabled
55 * 11b = not allowed
56 */
57#define FLASH_WRITES_DISABLED 0x10 /* FWE: 10000b */
58#define FLASH_WRITES_ENABLED 0x20 /* FWE: 100000b */
59
Stefan Tauner8ee180d2012-02-27 19:44:16 +000060/* Flash Access register bits
61 * Table 13-9
62 */
Idwer Vollering004f4b72010-09-03 18:21:21 +000063#define FL_SCK 0
64#define FL_CS 1
65#define FL_SI 2
66#define FL_SO 3
67#define FL_REQ 4
68#define FL_GNT 5
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +010069#define FL_LOCKED 6
70#define FL_ABORT 7
71#define FL_CLR_ERR 8
Idwer Vollering004f4b72010-09-03 18:21:21 +000072/* Currently unused */
73// #define FL_BUSY 30
74// #define FL_ER 31
75
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +010076#define BIT(x) (1<<(x))
77
Jacob Garberafc3ad62019-06-24 16:05:28 -060078static uint8_t *nicintel_spibar;
Idwer Vollering004f4b72010-09-03 18:21:21 +000079
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000080const struct dev_entry nics_intel_spi[] = {
Idwer Volleringbdc48272010-10-05 11:16:14 +000081 {PCI_VENDOR_ID_INTEL, 0x105e, OK, "Intel", "82571EB Gigabit Ethernet Controller"},
Stefan Tauner4b90e6b2011-05-18 01:31:24 +000082 {PCI_VENDOR_ID_INTEL, 0x1076, OK, "Intel", "82541GI Gigabit Ethernet Controller"},
Idwer Vollering004f4b72010-09-03 18:21:21 +000083 {PCI_VENDOR_ID_INTEL, 0x107c, OK, "Intel", "82541PI Gigabit Ethernet Controller"},
Idwer Volleringbdc48272010-10-05 11:16:14 +000084 {PCI_VENDOR_ID_INTEL, 0x10b9, OK, "Intel", "82572EI Gigabit Ethernet Controller"},
Bill Paulbf8ea492014-03-17 22:07:29 +000085 {PCI_VENDOR_ID_INTEL, 0x10d3, OK, "Intel", "82574L Gigabit Ethernet Controller"},
Idwer Vollering004f4b72010-09-03 18:21:21 +000086
Ed Swierk33180df2014-12-05 22:56:13 +000087 {PCI_VENDOR_ID_INTEL, 0x10d8, NT, "Intel", "82599 10 Gigabit Unprogrammed Network Controller"},
88 {PCI_VENDOR_ID_INTEL, 0x10f7, NT, "Intel", "82599 10 Gigabit KX4 Dual Port Network Controller"},
89 {PCI_VENDOR_ID_INTEL, 0x10f8, NT, "Intel", "82599 10 Gigabit Dual Port Backplane Controller"},
90 {PCI_VENDOR_ID_INTEL, 0x10f9, NT, "Intel", "82599 10 Gigabit CX4 Dual Port Network Controller"},
91 {PCI_VENDOR_ID_INTEL, 0x10fb, NT, "Intel", "82599 10-Gigabit SFI/SFP+ Network Controller"},
92 {PCI_VENDOR_ID_INTEL, 0x10fc, OK, "Intel", "82599 10 Gigabit XAUI/BX4 Dual Port Network Controller"},
93 {PCI_VENDOR_ID_INTEL, 0x1517, NT, "Intel", "82599 10 Gigabit KR Network Controller"},
94 {PCI_VENDOR_ID_INTEL, 0x151c, NT, "Intel", "82599 10 Gigabit TN Network Controller"},
95 {PCI_VENDOR_ID_INTEL, 0x1529, NT, "Intel", "82599 10 Gigabit Dual Port Network Controller with FCoE"},
96 {PCI_VENDOR_ID_INTEL, 0x152a, NT, "Intel", "82599 10 Gigabit Dual Port Backplane Controller with FCoE"},
97 {PCI_VENDOR_ID_INTEL, 0x1557, NT, "Intel", "82599 10 Gigabit SFI Network Controller"},
98
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +010099 {PCI_VENDOR_ID_INTEL, 0x1531, OK, "Intel", "I210 Gigabit Network Connection Unprogrammed"},
100 {PCI_VENDOR_ID_INTEL, 0x1532, NT, "Intel", "I211 Gigabit Network Connection Unprogrammed"},
101 {PCI_VENDOR_ID_INTEL, 0x1533, NT, "Intel", "I210 Gigabit Network Connection"},
102 {PCI_VENDOR_ID_INTEL, 0x1536, NT, "Intel", "I210 Gigabit Network Connection SERDES Fiber"},
103 {PCI_VENDOR_ID_INTEL, 0x1537, NT, "Intel", "I210 Gigabit Network Connection SERDES Backplane"},
104 {PCI_VENDOR_ID_INTEL, 0x1538, NT, "Intel", "I210 Gigabit Network Connection SGMII"},
105 {PCI_VENDOR_ID_INTEL, 0x1539, NT, "Intel", "I211 Gigabit Network Connection"},
106
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +0000107 {0},
Idwer Vollering004f4b72010-09-03 18:21:21 +0000108};
109
110static void nicintel_request_spibus(void)
111{
112 uint32_t tmp;
113
114 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100115 tmp |= BIT(FL_REQ);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000116 pci_mmio_writel(tmp, nicintel_spibar + FLA);
117
118 /* Wait until we are allowed to use the SPI bus. */
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100119 while (!(pci_mmio_readl(nicintel_spibar + FLA) & BIT(FL_GNT))) ;
Idwer Vollering004f4b72010-09-03 18:21:21 +0000120}
121
122static void nicintel_release_spibus(void)
123{
124 uint32_t tmp;
125
126 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100127 tmp &= ~BIT(FL_REQ);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000128 pci_mmio_writel(tmp, nicintel_spibar + FLA);
129}
130
131static void nicintel_bitbang_set_cs(int val)
132{
133 uint32_t tmp;
134
Idwer Vollering004f4b72010-09-03 18:21:21 +0000135 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100136 tmp &= ~BIT(FL_CS);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000137 tmp |= (val << FL_CS);
138 pci_mmio_writel(tmp, nicintel_spibar + FLA);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000139}
140
141static void nicintel_bitbang_set_sck(int val)
142{
143 uint32_t tmp;
144
145 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100146 tmp &= ~BIT(FL_SCK);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000147 tmp |= (val << FL_SCK);
148 pci_mmio_writel(tmp, nicintel_spibar + FLA);
149}
150
151static void nicintel_bitbang_set_mosi(int val)
152{
153 uint32_t tmp;
154
155 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100156 tmp &= ~BIT(FL_SI);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000157 tmp |= (val << FL_SI);
158 pci_mmio_writel(tmp, nicintel_spibar + FLA);
159}
160
161static int nicintel_bitbang_get_miso(void)
162{
163 uint32_t tmp;
164
165 tmp = pci_mmio_readl(nicintel_spibar + FLA);
166 tmp = (tmp >> FL_SO) & 0x1;
167 return tmp;
168}
169
170static const struct bitbang_spi_master bitbang_spi_master_nicintel = {
Idwer Vollering004f4b72010-09-03 18:21:21 +0000171 .set_cs = nicintel_bitbang_set_cs,
172 .set_sck = nicintel_bitbang_set_sck,
173 .set_mosi = nicintel_bitbang_set_mosi,
174 .get_miso = nicintel_bitbang_get_miso,
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000175 .request_bus = nicintel_request_spibus,
176 .release_bus = nicintel_release_spibus,
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000177 .half_period = 1,
Idwer Vollering004f4b72010-09-03 18:21:21 +0000178};
179
David Hendricks8bb20212011-06-14 01:35:36 +0000180static int nicintel_spi_shutdown(void *data)
181{
182 uint32_t tmp;
183
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000184 /* Disable writes manually. See the comment about EECD in nicintel_spi_init() for details. */
David Hendricks8bb20212011-06-14 01:35:36 +0000185 tmp = pci_mmio_readl(nicintel_spibar + EECD);
186 tmp &= ~FLASH_WRITES_ENABLED;
187 tmp |= FLASH_WRITES_DISABLED;
188 pci_mmio_writel(tmp, nicintel_spibar + EECD);
189
David Hendricks8bb20212011-06-14 01:35:36 +0000190 return 0;
191}
192
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100193static int nicintel_spi_82599_enable_flash(void)
Idwer Vollering004f4b72010-09-03 18:21:21 +0000194{
195 uint32_t tmp;
196
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000197 /* Automatic restore of EECD on shutdown is not possible because EECD
198 * does not only contain FLASH_WRITES_DISABLED|FLASH_WRITES_ENABLED,
199 * but other bits with side effects as well. Those other bits must be
200 * left untouched.
201 */
Idwer Vollering004f4b72010-09-03 18:21:21 +0000202 tmp = pci_mmio_readl(nicintel_spibar + EECD);
203 tmp &= ~FLASH_WRITES_DISABLED;
204 tmp |= FLASH_WRITES_ENABLED;
205 pci_mmio_writel(tmp, nicintel_spibar + EECD);
206
Stefan Tauner8ee180d2012-02-27 19:44:16 +0000207 /* test if FWE is really set to allow writes */
208 tmp = pci_mmio_readl(nicintel_spibar + EECD);
209 if ( (tmp & FLASH_WRITES_DISABLED) || !(tmp & FLASH_WRITES_ENABLED) ) {
210 msg_perr("Enabling flash write access failed.\n");
211 return 1;
212 }
213
David Hendricks8bb20212011-06-14 01:35:36 +0000214 if (register_shutdown(nicintel_spi_shutdown, NULL))
215 return 1;
216
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100217 return 0;
218}
219
Richard Hughes93e16252018-12-19 11:54:47 +0000220static int nicintel_spi_i210_enable_flash(void)
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100221{
222 uint32_t tmp;
223
224 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100225 if (tmp & BIT(FL_LOCKED)) {
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100226 msg_perr("Flash is in Secure Mode. Abort.\n");
227 return 1;
228 }
229
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100230 if (!(tmp & BIT(FL_ABORT)))
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100231 return 0;
232
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100233 tmp |= BIT(FL_CLR_ERR);
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100234 pci_mmio_writel(tmp, nicintel_spibar + FLA);
235 tmp = pci_mmio_readl(nicintel_spibar + FLA);
Ricardo Ribalda Delgado75a2a792017-03-23 23:38:04 +0100236 if (!(tmp & BIT(FL_ABORT))) {
Ricardo Ribalda Delgado26d33d22017-03-22 14:30:52 +0100237 msg_perr("Unable to clear Flash Access Error. Abort\n");
238 return 1;
239 }
240
241 return 0;
242}
243
244int nicintel_spi_init(void)
245{
246 struct pci_dev *dev = NULL;
247
248 if (rget_io_perms())
249 return 1;
250
251 dev = pcidev_init(nics_intel_spi, PCI_BASE_ADDRESS_0);
252 if (!dev)
253 return 1;
254
255 uint32_t io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
256 if (!io_base_addr)
257 return 1;
258
259 if ((dev->device_id & 0xfff0) == 0x1530) {
260 nicintel_spibar = rphysmap("Intel I210 Gigabit w/ SPI flash", io_base_addr + 0x12000,
261 MEMMAP_SIZE);
262 if (!nicintel_spibar || nicintel_spi_i210_enable_flash())
263 return 1;
264 } else if (dev->device_id < 0x10d8) {
265 nicintel_spibar = rphysmap("Intel Gigabit NIC w/ SPI flash", io_base_addr,
266 MEMMAP_SIZE);
267 if (!nicintel_spibar || nicintel_spi_82599_enable_flash())
268 return 1;
269 } else {
270 nicintel_spibar = rphysmap("Intel 10 Gigabit NIC w/ SPI flash", io_base_addr + 0x10000,
271 MEMMAP_SIZE);
272 if (!nicintel_spibar || nicintel_spi_82599_enable_flash())
273 return 1;
274 }
275
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000276 if (register_spi_bitbang_master(&bitbang_spi_master_nicintel))
Idwer Vollering004f4b72010-09-03 18:21:21 +0000277 return 1;
278
Idwer Vollering004f4b72010-09-03 18:21:21 +0000279 return 0;
280}