blob: aa83c469109d2e557d0814fc6ae56e33a26cf395 [file] [log] [blame]
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2006 Giampiero Giancipoli <gianci@email.it>
6 * Copyright (C) 2006 coresystems GmbH <info@coresystems.de>
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000018 *
Uwe Hermannd1107642007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000022 */
23
24#include "flash.h"
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000025
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +000026#define MAX_REFLASH_TRIES 0x10
27
Carl-Daniel Hailfingera758f512008-05-14 12:03:06 +000028/* Check one byte for odd parity */
29uint8_t oddparity(uint8_t val)
30{
31 val = (val ^ (val >> 4)) & 0xf;
32 val = (val ^ (val >> 2)) & 0x3;
33 return (val ^ (val >> 1)) & 0x1;
34}
35
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000036void toggle_ready_jedec(chipaddr dst)
Uwe Hermann51582f22007-08-23 10:20:40 +000037{
38 unsigned int i = 0;
39 uint8_t tmp1, tmp2;
40
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000041 tmp1 = chip_readb(dst) & 0x40;
Uwe Hermann51582f22007-08-23 10:20:40 +000042
43 while (i++ < 0xFFFFFFF) {
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000044 tmp2 = chip_readb(dst) & 0x40;
Uwe Hermann51582f22007-08-23 10:20:40 +000045 if (tmp1 == tmp2) {
46 break;
47 }
48 tmp1 = tmp2;
49 }
50}
51
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000052void data_polling_jedec(chipaddr dst, uint8_t data)
Uwe Hermann51582f22007-08-23 10:20:40 +000053{
54 unsigned int i = 0;
55 uint8_t tmp;
56
57 data &= 0x80;
58
59 while (i++ < 0xFFFFFFF) {
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000060 tmp = chip_readb(dst) & 0x80;
Uwe Hermann51582f22007-08-23 10:20:40 +000061 if (tmp == data) {
62 break;
63 }
64 }
65}
66
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000067void unprotect_jedec(chipaddr bios)
Uwe Hermann51582f22007-08-23 10:20:40 +000068{
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000069 chip_writeb(0xAA, bios + 0x5555);
70 chip_writeb(0x55, bios + 0x2AAA);
71 chip_writeb(0x80, bios + 0x5555);
72 chip_writeb(0xAA, bios + 0x5555);
73 chip_writeb(0x55, bios + 0x2AAA);
74 chip_writeb(0x20, bios + 0x5555);
Uwe Hermann51582f22007-08-23 10:20:40 +000075
76 usleep(200);
77}
78
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000079void protect_jedec(chipaddr bios)
Uwe Hermann51582f22007-08-23 10:20:40 +000080{
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000081 chip_writeb(0xAA, bios + 0x5555);
82 chip_writeb(0x55, bios + 0x2AAA);
83 chip_writeb(0xA0, bios + 0x5555);
Uwe Hermann51582f22007-08-23 10:20:40 +000084
85 usleep(200);
86}
87
Ollie Lho761bf1b2004-03-20 16:46:10 +000088int probe_jedec(struct flashchip *flash)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000089{
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000090 chipaddr bios = flash->virtual_memory;
Ollie Lho184a4042005-11-26 21:55:36 +000091 uint8_t id1, id2;
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +000092 uint32_t largeid1, largeid2;
Carl-Daniel Hailfinger8130f2d2009-05-11 14:40:31 +000093 uint32_t flashcontent1, flashcontent2;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000094
Ollie Lho761bf1b2004-03-20 16:46:10 +000095 /* Issue JEDEC Product ID Entry command */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000096 chip_writeb(0xAA, bios + 0x5555);
Ollie Lho761bf1b2004-03-20 16:46:10 +000097 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +000098 chip_writeb(0x55, bios + 0x2AAA);
Ollie Lho761bf1b2004-03-20 16:46:10 +000099 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000100 chip_writeb(0x90, bios + 0x5555);
Carl-Daniel Hailfinger03d28262007-11-13 14:56:54 +0000101 /* Older chips may need up to 100 us to respond. The ATMEL 29C020
Peter Stuge8653b002008-06-24 02:09:09 +0000102 * needs 10 ms according to the data sheet.
Carl-Daniel Hailfinger03d28262007-11-13 14:56:54 +0000103 */
Peter Stuge8653b002008-06-24 02:09:09 +0000104 myusec_delay(10000);
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000105
Ollie Lho761bf1b2004-03-20 16:46:10 +0000106 /* Read product ID */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000107 id1 = chip_readb(bios);
108 id2 = chip_readb(bios + 0x01);
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000109 largeid1 = id1;
110 largeid2 = id2;
111
112 /* Check if it is a continuation ID, this should be a while loop. */
113 if (id1 == 0x7F) {
114 largeid1 <<= 8;
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000115 id1 = chip_readb(bios + 0x100);
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000116 largeid1 |= id1;
117 }
118 if (id2 == 0x7F) {
119 largeid2 <<= 8;
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000120 id2 = chip_readb(bios + 0x101);
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000121 largeid2 |= id2;
122 }
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000123
Ollie Lho761bf1b2004-03-20 16:46:10 +0000124 /* Issue JEDEC Product ID Exit command */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000125 chip_writeb(0xAA, bios + 0x5555);
Ollie Lho761bf1b2004-03-20 16:46:10 +0000126 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000127 chip_writeb(0x55, bios + 0x2AAA);
Ollie Lho761bf1b2004-03-20 16:46:10 +0000128 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000129 chip_writeb(0xF0, bios + 0x5555);
Carl-Daniel Hailfinger03d28262007-11-13 14:56:54 +0000130 myusec_delay(40);
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000131
Peter Stuge5cafc332009-01-25 23:52:45 +0000132 printf_debug("%s: id1 0x%02x, id2 0x%02x", __FUNCTION__, largeid1, largeid2);
Carl-Daniel Hailfingera758f512008-05-14 12:03:06 +0000133 if (!oddparity(id1))
134 printf_debug(", id1 parity violation");
Carl-Daniel Hailfinger8130f2d2009-05-11 14:40:31 +0000135
136 /* Read the product ID location again. We should now see normal flash contents. */
137 flashcontent1 = chip_readb(bios);
138 flashcontent2 = chip_readb(bios + 0x01);
139
140 /* Check if it is a continuation ID, this should be a while loop. */
141 if (flashcontent1 == 0x7F) {
142 flashcontent1 <<= 8;
143 flashcontent1 |= chip_readb(bios + 0x100);
144 }
145 if (flashcontent2 == 0x7F) {
146 flashcontent2 <<= 8;
147 flashcontent2 |= chip_readb(bios + 0x101);
148 }
149
150 if (largeid1 == flashcontent1)
151 printf_debug(", id1 is normal flash content");
152 if (largeid2 == flashcontent2)
153 printf_debug(", id2 is normal flash content");
154
Carl-Daniel Hailfingera758f512008-05-14 12:03:06 +0000155 printf_debug("\n");
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000156 if (largeid1 == flash->manufacture_id && largeid2 == flash->model_id)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000157 return 1;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000158
Ollie Lho761bf1b2004-03-20 16:46:10 +0000159 return 0;
Ollie Lho73eca802004-03-19 22:10:07 +0000160}
161
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000162int erase_sector_jedec(chipaddr bios, unsigned int page)
Ollie Lho73eca802004-03-19 22:10:07 +0000163{
Ollie Lho761bf1b2004-03-20 16:46:10 +0000164 /* Issue the Sector Erase command */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000165 chip_writeb(0xAA, bios + 0x5555);
Ollie Lho73eca802004-03-19 22:10:07 +0000166 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000167 chip_writeb(0x55, bios + 0x2AAA);
Ollie Lho73eca802004-03-19 22:10:07 +0000168 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000169 chip_writeb(0x80, bios + 0x5555);
Ollie Lho73eca802004-03-19 22:10:07 +0000170 myusec_delay(10);
Ollie Lhoefa28582004-12-08 20:10:01 +0000171
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000172 chip_writeb(0xAA, bios + 0x5555);
Ollie Lho73eca802004-03-19 22:10:07 +0000173 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000174 chip_writeb(0x55, bios + 0x2AAA);
Ollie Lho73eca802004-03-19 22:10:07 +0000175 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000176 chip_writeb(0x30, bios + page);
Ollie Lho761bf1b2004-03-20 16:46:10 +0000177 myusec_delay(10);
178
Ollie Lho73eca802004-03-19 22:10:07 +0000179 /* wait for Toggle bit ready */
180 toggle_ready_jedec(bios);
181
Uwe Hermannffec5f32007-08-23 16:08:21 +0000182 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000183}
Ollie Lho98bea8a2004-12-07 03:15:51 +0000184
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000185int erase_block_jedec(chipaddr bios, unsigned int block)
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000186{
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000187 /* Issue the Sector Erase command */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000188 chip_writeb(0xAA, bios + 0x5555);
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000189 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000190 chip_writeb(0x55, bios + 0x2AAA);
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000191 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000192 chip_writeb(0x80, bios + 0x5555);
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000193 myusec_delay(10);
Ollie Lhoefa28582004-12-08 20:10:01 +0000194
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000195 chip_writeb(0xAA, bios + 0x5555);
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000196 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000197 chip_writeb(0x55, bios + 0x2AAA);
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000198 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000199 chip_writeb(0x50, bios + block);
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000200 myusec_delay(10);
201
202 /* wait for Toggle bit ready */
203 toggle_ready_jedec(bios);
204
Uwe Hermannffec5f32007-08-23 16:08:21 +0000205 return 0;
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +0000206}
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000207
Ollie Lho761bf1b2004-03-20 16:46:10 +0000208int erase_chip_jedec(struct flashchip *flash)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000209{
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000210 chipaddr bios = flash->virtual_memory;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000211
Ollie Lho761bf1b2004-03-20 16:46:10 +0000212 /* Issue the JEDEC Chip Erase command */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000213 chip_writeb(0xAA, bios + 0x5555);
Ronald G. Minnichef5779d2002-01-29 20:18:02 +0000214 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000215 chip_writeb(0x55, bios + 0x2AAA);
Ollie Lho73eca802004-03-19 22:10:07 +0000216 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000217 chip_writeb(0x80, bios + 0x5555);
Ollie Lho73eca802004-03-19 22:10:07 +0000218 myusec_delay(10);
Ollie Lhoefa28582004-12-08 20:10:01 +0000219
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000220 chip_writeb(0xAA, bios + 0x5555);
Ollie Lho73eca802004-03-19 22:10:07 +0000221 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000222 chip_writeb(0x55, bios + 0x2AAA);
Ollie Lho73eca802004-03-19 22:10:07 +0000223 myusec_delay(10);
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000224 chip_writeb(0x10, bios + 0x5555);
Ollie Lho73eca802004-03-19 22:10:07 +0000225 myusec_delay(10);
226
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000227 toggle_ready_jedec(bios);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000228
Uwe Hermannffec5f32007-08-23 16:08:21 +0000229 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000230}
231
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000232int write_page_write_jedec(chipaddr bios, uint8_t *src,
233 chipaddr dst, int page_size)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000234{
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000235 int i, tried = 0, start_index = 0, ok;
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000236 chipaddr d = dst;
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000237 uint8_t *s = src;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000238
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000239retry:
Ollie Lho761bf1b2004-03-20 16:46:10 +0000240 /* Issue JEDEC Data Unprotect comand */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000241 chip_writeb(0xAA, bios + 0x5555);
242 chip_writeb(0x55, bios + 0x2AAA);
243 chip_writeb(0xA0, bios + 0x5555);
Ollie Lho761bf1b2004-03-20 16:46:10 +0000244
Ollie Lho98bea8a2004-12-07 03:15:51 +0000245 /* transfer data from source to destination */
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000246 for (i = start_index; i < page_size; i++) {
Ollie Lho98bea8a2004-12-07 03:15:51 +0000247 /* If the data is 0xFF, don't program it */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000248 if (*src != 0xFF)
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000249 chip_writeb(*src, dst);
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000250 dst++;
251 src++;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000252 }
253
Ollie Lho761bf1b2004-03-20 16:46:10 +0000254 toggle_ready_jedec(dst - 1);
Ollie Lho98bea8a2004-12-07 03:15:51 +0000255
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000256 dst = d;
257 src = s;
258 ok = 1;
259 for (i = 0; i < page_size; i++) {
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000260 if (chip_readb(dst) != *src) {
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000261 ok = 0;
262 break;
263 }
264 dst++;
265 src++;
266 }
Uwe Hermanna7e05482007-05-09 10:17:44 +0000267
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000268 if (!ok && tried++ < MAX_REFLASH_TRIES) {
269 start_index = i;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000270 goto retry;
271 }
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000272 if (!ok) {
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000273 fprintf(stderr, " page 0x%lx failed!\n",
274 (d - bios) / page_size);
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000275 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000276 return !ok;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000277}
278
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000279int write_byte_program_jedec(chipaddr bios, uint8_t *src,
280 chipaddr dst)
Ollie Lho070647d2004-03-22 22:19:17 +0000281{
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000282 int tried = 0, ok = 1;
Ollie Lho1b8b6602004-12-08 02:10:33 +0000283
Ollie Lho98bea8a2004-12-07 03:15:51 +0000284 /* If the data is 0xFF, don't program it */
Ollie Lho070647d2004-03-22 22:19:17 +0000285 if (*src == 0xFF) {
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000286 return -1;
Ollie Lho070647d2004-03-22 22:19:17 +0000287 }
Ollie Lho98bea8a2004-12-07 03:15:51 +0000288
Ollie Lho1b8b6602004-12-08 02:10:33 +0000289retry:
Ollie Lho070647d2004-03-22 22:19:17 +0000290 /* Issue JEDEC Byte Program command */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000291 chip_writeb(0xAA, bios + 0x5555);
292 chip_writeb(0x55, bios + 0x2AAA);
293 chip_writeb(0xA0, bios + 0x5555);
Ollie Lho98bea8a2004-12-07 03:15:51 +0000294
295 /* transfer data from source to destination */
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000296 chip_writeb(*src, dst);
Ollie Lho070647d2004-03-22 22:19:17 +0000297 toggle_ready_jedec(bios);
Ollie Lho8b8897a2004-03-27 00:18:15 +0000298
Carl-Daniel Hailfinger0472f3d2009-03-06 22:26:00 +0000299 if (chip_readb(dst) != *src && tried++ < MAX_REFLASH_TRIES) {
Uwe Hermanna7e05482007-05-09 10:17:44 +0000300 goto retry;
301 }
Ollie Lho1b8b6602004-12-08 02:10:33 +0000302
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000303 if (tried >= MAX_REFLASH_TRIES)
Uwe Hermanna7e05482007-05-09 10:17:44 +0000304 ok = 0;
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000305
Uwe Hermannffec5f32007-08-23 16:08:21 +0000306 return !ok;
Ollie Lho070647d2004-03-22 22:19:17 +0000307}
308
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000309int write_sector_jedec(chipaddr bios, uint8_t *src,
310 chipaddr dst, unsigned int page_size)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000311{
312 int i;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000313
314 for (i = 0; i < page_size; i++) {
Ollie Lho8b8897a2004-03-27 00:18:15 +0000315 write_byte_program_jedec(bios, src, dst);
316 dst++, src++;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000317 }
318
Uwe Hermannffec5f32007-08-23 16:08:21 +0000319 return 0;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000320}
321
Ollie Lho184a4042005-11-26 21:55:36 +0000322int write_jedec(struct flashchip *flash, uint8_t *buf)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000323{
324 int i;
Ollie Lho070647d2004-03-22 22:19:17 +0000325 int total_size = flash->total_size * 1024;
326 int page_size = flash->page_size;
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000327 chipaddr bios = flash->virtual_memory;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000328
329 erase_chip_jedec(flash);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000330 // dumb check if erase was successful.
331 for (i = 0; i < total_size; i++) {
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000332 if (chip_readb(bios + i) != 0xff) {
Carl-Daniel Hailfinger01624f42009-05-12 15:38:55 +0000333 printf("ERASE FAILED @%d, val %02x!\n", i, chip_readb(bios + i));
Uwe Hermanna7e05482007-05-09 10:17:44 +0000334 return -1;
335 }
336 }
Giampiero Giancipoli8c5299f2006-11-22 00:29:51 +0000337
Uwe Hermanna502dce2007-10-17 23:55:15 +0000338 printf("Programming page: ");
Ollie Lho761bf1b2004-03-20 16:46:10 +0000339 for (i = 0; i < total_size / page_size; i++) {
340 printf("%04d at address: 0x%08x", i, i * page_size);
Ollie Lho8b8897a2004-03-27 00:18:15 +0000341 write_page_write_jedec(bios, buf + i * page_size,
342 bios + i * page_size, page_size);
Ollie Lho070647d2004-03-22 22:19:17 +0000343 printf("\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b\b");
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000344 }
345 printf("\n");
Ollie Lho761bf1b2004-03-20 16:46:10 +0000346 protect_jedec(bios);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000347
Uwe Hermannffec5f32007-08-23 16:08:21 +0000348 return 0;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000349}