Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Carl-Daniel Hailfinger |
| 5 | * Copyright (C) 2010 Idwer Vollering |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | /* |
Bill Paul | bf8ea49 | 2014-03-17 22:07:29 +0000 | [diff] [blame] | 18 | * Datasheets: |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 19 | * PCI/PCI-X Family of Gigabit Ethernet Controllers Software Developer's Manual |
| 20 | * 82540EP/EM, 82541xx, 82544GC/EI, 82545GM/EM, 82546GB/EB, and 82547xx |
Bill Paul | bf8ea49 | 2014-03-17 22:07:29 +0000 | [diff] [blame] | 21 | * http://www.intel.com/content/www/us/en/ethernet-controllers/pci-pci-x-family-gbe-controllers-software-dev-manual.html |
| 22 | * |
| 23 | * PCIe GbE Controllers Open Source Software Developer's Manual |
| 24 | * http://www.intel.com/content/www/us/en/ethernet-controllers/pcie-gbe-controllers-open-source-manual.html |
| 25 | * |
| 26 | * Intel 82574 Gigabit Ethernet Controller Family Datasheet |
| 27 | * http://www.intel.com/content/www/us/en/ethernet-controllers/82574l-gbe-controller-datasheet.html |
Ed Swierk | 33180df | 2014-12-05 22:56:13 +0000 | [diff] [blame] | 28 | * |
| 29 | * Intel 82599 10 GbE Controller Datasheet (331520) |
| 30 | * http://www.intel.com/content/dam/www/public/us/en/documents/datasheets/82599-10-gbe-controller-datasheet.pdf |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 31 | */ |
| 32 | |
| 33 | #include <stdlib.h> |
Stefan Tauner | 6745d6f | 2012-08-26 21:50:36 +0000 | [diff] [blame] | 34 | #include <unistd.h> |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 35 | #include "flash.h" |
| 36 | #include "programmer.h" |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 37 | #include "hwaccess.h" |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 38 | |
| 39 | #define PCI_VENDOR_ID_INTEL 0x8086 |
Stefan Tauner | 6745d6f | 2012-08-26 21:50:36 +0000 | [diff] [blame] | 40 | #define MEMMAP_SIZE getpagesize() |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 41 | |
Stefan Tauner | 8ee180d | 2012-02-27 19:44:16 +0000 | [diff] [blame] | 42 | /* EEPROM/Flash Control & Data Register */ |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 43 | #define EECD 0x10 |
Stefan Tauner | 8ee180d | 2012-02-27 19:44:16 +0000 | [diff] [blame] | 44 | /* Flash Access Register */ |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 45 | #define FLA 0x1c |
| 46 | |
| 47 | /* |
| 48 | * Register bits of EECD. |
Stefan Tauner | 8ee180d | 2012-02-27 19:44:16 +0000 | [diff] [blame] | 49 | * Table 13-6 |
| 50 | * |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 51 | * Bit 04, 05: FWE (Flash Write Enable Control) |
Ed Swierk | 33180df | 2014-12-05 22:56:13 +0000 | [diff] [blame] | 52 | * 00b = not allowed (on some cards this sends an erase command if bit 31 (FL_ER) of FLA is set) |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 53 | * 01b = flash writes disabled |
| 54 | * 10b = flash writes enabled |
| 55 | * 11b = not allowed |
| 56 | */ |
| 57 | #define FLASH_WRITES_DISABLED 0x10 /* FWE: 10000b */ |
| 58 | #define FLASH_WRITES_ENABLED 0x20 /* FWE: 100000b */ |
| 59 | |
Stefan Tauner | 8ee180d | 2012-02-27 19:44:16 +0000 | [diff] [blame] | 60 | /* Flash Access register bits |
| 61 | * Table 13-9 |
| 62 | */ |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 63 | #define FL_SCK 0 |
| 64 | #define FL_CS 1 |
| 65 | #define FL_SI 2 |
| 66 | #define FL_SO 3 |
| 67 | #define FL_REQ 4 |
| 68 | #define FL_GNT 5 |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 69 | #define FL_LOCKED 6 |
| 70 | #define FL_ABORT 7 |
| 71 | #define FL_CLR_ERR 8 |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 72 | /* Currently unused */ |
| 73 | // #define FL_BUSY 30 |
| 74 | // #define FL_ER 31 |
| 75 | |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 76 | #define BIT(x) (1<<(x)) |
| 77 | |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 78 | uint8_t *nicintel_spibar; |
| 79 | |
Stefan Tauner | 4b24a2d | 2012-12-27 18:40:36 +0000 | [diff] [blame] | 80 | const struct dev_entry nics_intel_spi[] = { |
Idwer Vollering | bdc4827 | 2010-10-05 11:16:14 +0000 | [diff] [blame] | 81 | {PCI_VENDOR_ID_INTEL, 0x105e, OK, "Intel", "82571EB Gigabit Ethernet Controller"}, |
Stefan Tauner | 4b90e6b | 2011-05-18 01:31:24 +0000 | [diff] [blame] | 82 | {PCI_VENDOR_ID_INTEL, 0x1076, OK, "Intel", "82541GI Gigabit Ethernet Controller"}, |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 83 | {PCI_VENDOR_ID_INTEL, 0x107c, OK, "Intel", "82541PI Gigabit Ethernet Controller"}, |
Idwer Vollering | bdc4827 | 2010-10-05 11:16:14 +0000 | [diff] [blame] | 84 | {PCI_VENDOR_ID_INTEL, 0x10b9, OK, "Intel", "82572EI Gigabit Ethernet Controller"}, |
Bill Paul | bf8ea49 | 2014-03-17 22:07:29 +0000 | [diff] [blame] | 85 | {PCI_VENDOR_ID_INTEL, 0x10d3, OK, "Intel", "82574L Gigabit Ethernet Controller"}, |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 86 | |
Ed Swierk | 33180df | 2014-12-05 22:56:13 +0000 | [diff] [blame] | 87 | {PCI_VENDOR_ID_INTEL, 0x10d8, NT, "Intel", "82599 10 Gigabit Unprogrammed Network Controller"}, |
| 88 | {PCI_VENDOR_ID_INTEL, 0x10f7, NT, "Intel", "82599 10 Gigabit KX4 Dual Port Network Controller"}, |
| 89 | {PCI_VENDOR_ID_INTEL, 0x10f8, NT, "Intel", "82599 10 Gigabit Dual Port Backplane Controller"}, |
| 90 | {PCI_VENDOR_ID_INTEL, 0x10f9, NT, "Intel", "82599 10 Gigabit CX4 Dual Port Network Controller"}, |
| 91 | {PCI_VENDOR_ID_INTEL, 0x10fb, NT, "Intel", "82599 10-Gigabit SFI/SFP+ Network Controller"}, |
| 92 | {PCI_VENDOR_ID_INTEL, 0x10fc, OK, "Intel", "82599 10 Gigabit XAUI/BX4 Dual Port Network Controller"}, |
| 93 | {PCI_VENDOR_ID_INTEL, 0x1517, NT, "Intel", "82599 10 Gigabit KR Network Controller"}, |
| 94 | {PCI_VENDOR_ID_INTEL, 0x151c, NT, "Intel", "82599 10 Gigabit TN Network Controller"}, |
| 95 | {PCI_VENDOR_ID_INTEL, 0x1529, NT, "Intel", "82599 10 Gigabit Dual Port Network Controller with FCoE"}, |
| 96 | {PCI_VENDOR_ID_INTEL, 0x152a, NT, "Intel", "82599 10 Gigabit Dual Port Backplane Controller with FCoE"}, |
| 97 | {PCI_VENDOR_ID_INTEL, 0x1557, NT, "Intel", "82599 10 Gigabit SFI Network Controller"}, |
| 98 | |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 99 | {PCI_VENDOR_ID_INTEL, 0x1531, OK, "Intel", "I210 Gigabit Network Connection Unprogrammed"}, |
| 100 | {PCI_VENDOR_ID_INTEL, 0x1532, NT, "Intel", "I211 Gigabit Network Connection Unprogrammed"}, |
| 101 | {PCI_VENDOR_ID_INTEL, 0x1533, NT, "Intel", "I210 Gigabit Network Connection"}, |
| 102 | {PCI_VENDOR_ID_INTEL, 0x1536, NT, "Intel", "I210 Gigabit Network Connection SERDES Fiber"}, |
| 103 | {PCI_VENDOR_ID_INTEL, 0x1537, NT, "Intel", "I210 Gigabit Network Connection SERDES Backplane"}, |
| 104 | {PCI_VENDOR_ID_INTEL, 0x1538, NT, "Intel", "I210 Gigabit Network Connection SGMII"}, |
| 105 | {PCI_VENDOR_ID_INTEL, 0x1539, NT, "Intel", "I211 Gigabit Network Connection"}, |
| 106 | |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 107 | {0}, |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 108 | }; |
| 109 | |
| 110 | static void nicintel_request_spibus(void) |
| 111 | { |
| 112 | uint32_t tmp; |
| 113 | |
| 114 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 115 | tmp |= BIT(FL_REQ); |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 116 | pci_mmio_writel(tmp, nicintel_spibar + FLA); |
| 117 | |
| 118 | /* Wait until we are allowed to use the SPI bus. */ |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 119 | while (!(pci_mmio_readl(nicintel_spibar + FLA) & BIT(FL_GNT))) ; |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 120 | } |
| 121 | |
| 122 | static void nicintel_release_spibus(void) |
| 123 | { |
| 124 | uint32_t tmp; |
| 125 | |
| 126 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 127 | tmp &= ~BIT(FL_REQ); |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 128 | pci_mmio_writel(tmp, nicintel_spibar + FLA); |
| 129 | } |
| 130 | |
| 131 | static void nicintel_bitbang_set_cs(int val) |
| 132 | { |
| 133 | uint32_t tmp; |
| 134 | |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 135 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 136 | tmp &= ~BIT(FL_CS); |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 137 | tmp |= (val << FL_CS); |
| 138 | pci_mmio_writel(tmp, nicintel_spibar + FLA); |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 139 | } |
| 140 | |
| 141 | static void nicintel_bitbang_set_sck(int val) |
| 142 | { |
| 143 | uint32_t tmp; |
| 144 | |
| 145 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 146 | tmp &= ~BIT(FL_SCK); |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 147 | tmp |= (val << FL_SCK); |
| 148 | pci_mmio_writel(tmp, nicintel_spibar + FLA); |
| 149 | } |
| 150 | |
| 151 | static void nicintel_bitbang_set_mosi(int val) |
| 152 | { |
| 153 | uint32_t tmp; |
| 154 | |
| 155 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 156 | tmp &= ~BIT(FL_SI); |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 157 | tmp |= (val << FL_SI); |
| 158 | pci_mmio_writel(tmp, nicintel_spibar + FLA); |
| 159 | } |
| 160 | |
| 161 | static int nicintel_bitbang_get_miso(void) |
| 162 | { |
| 163 | uint32_t tmp; |
| 164 | |
| 165 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
| 166 | tmp = (tmp >> FL_SO) & 0x1; |
| 167 | return tmp; |
| 168 | } |
| 169 | |
| 170 | static const struct bitbang_spi_master bitbang_spi_master_nicintel = { |
| 171 | .type = BITBANG_SPI_MASTER_NICINTEL, |
| 172 | .set_cs = nicintel_bitbang_set_cs, |
| 173 | .set_sck = nicintel_bitbang_set_sck, |
| 174 | .set_mosi = nicintel_bitbang_set_mosi, |
| 175 | .get_miso = nicintel_bitbang_get_miso, |
Carl-Daniel Hailfinger | 2822888 | 2010-09-15 00:17:37 +0000 | [diff] [blame] | 176 | .request_bus = nicintel_request_spibus, |
| 177 | .release_bus = nicintel_release_spibus, |
Carl-Daniel Hailfinger | c40cff7 | 2011-12-20 00:19:29 +0000 | [diff] [blame] | 178 | .half_period = 1, |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 179 | }; |
| 180 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 181 | static int nicintel_spi_shutdown(void *data) |
| 182 | { |
| 183 | uint32_t tmp; |
| 184 | |
Stefan Tauner | 7fb5aa0 | 2013-08-14 15:48:44 +0000 | [diff] [blame] | 185 | /* Disable writes manually. See the comment about EECD in nicintel_spi_init() for details. */ |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 186 | tmp = pci_mmio_readl(nicintel_spibar + EECD); |
| 187 | tmp &= ~FLASH_WRITES_ENABLED; |
| 188 | tmp |= FLASH_WRITES_DISABLED; |
| 189 | pci_mmio_writel(tmp, nicintel_spibar + EECD); |
| 190 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 191 | return 0; |
| 192 | } |
| 193 | |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 194 | static int nicintel_spi_82599_enable_flash(void) |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 195 | { |
| 196 | uint32_t tmp; |
| 197 | |
Carl-Daniel Hailfinger | 54ce73a | 2011-05-03 21:49:41 +0000 | [diff] [blame] | 198 | /* Automatic restore of EECD on shutdown is not possible because EECD |
| 199 | * does not only contain FLASH_WRITES_DISABLED|FLASH_WRITES_ENABLED, |
| 200 | * but other bits with side effects as well. Those other bits must be |
| 201 | * left untouched. |
| 202 | */ |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 203 | tmp = pci_mmio_readl(nicintel_spibar + EECD); |
| 204 | tmp &= ~FLASH_WRITES_DISABLED; |
| 205 | tmp |= FLASH_WRITES_ENABLED; |
| 206 | pci_mmio_writel(tmp, nicintel_spibar + EECD); |
| 207 | |
Stefan Tauner | 8ee180d | 2012-02-27 19:44:16 +0000 | [diff] [blame] | 208 | /* test if FWE is really set to allow writes */ |
| 209 | tmp = pci_mmio_readl(nicintel_spibar + EECD); |
| 210 | if ( (tmp & FLASH_WRITES_DISABLED) || !(tmp & FLASH_WRITES_ENABLED) ) { |
| 211 | msg_perr("Enabling flash write access failed.\n"); |
| 212 | return 1; |
| 213 | } |
| 214 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 215 | if (register_shutdown(nicintel_spi_shutdown, NULL)) |
| 216 | return 1; |
| 217 | |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 218 | return 0; |
| 219 | } |
| 220 | |
Richard Hughes | 93e1625 | 2018-12-19 11:54:47 +0000 | [diff] [blame] | 221 | static int nicintel_spi_i210_enable_flash(void) |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 222 | { |
| 223 | uint32_t tmp; |
| 224 | |
| 225 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 226 | if (tmp & BIT(FL_LOCKED)) { |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 227 | msg_perr("Flash is in Secure Mode. Abort.\n"); |
| 228 | return 1; |
| 229 | } |
| 230 | |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 231 | if (!(tmp & BIT(FL_ABORT))) |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 232 | return 0; |
| 233 | |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 234 | tmp |= BIT(FL_CLR_ERR); |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 235 | pci_mmio_writel(tmp, nicintel_spibar + FLA); |
| 236 | tmp = pci_mmio_readl(nicintel_spibar + FLA); |
Ricardo Ribalda Delgado | 75a2a79 | 2017-03-23 23:38:04 +0100 | [diff] [blame] | 237 | if (!(tmp & BIT(FL_ABORT))) { |
Ricardo Ribalda Delgado | 26d33d2 | 2017-03-22 14:30:52 +0100 | [diff] [blame] | 238 | msg_perr("Unable to clear Flash Access Error. Abort\n"); |
| 239 | return 1; |
| 240 | } |
| 241 | |
| 242 | return 0; |
| 243 | } |
| 244 | |
| 245 | int nicintel_spi_init(void) |
| 246 | { |
| 247 | struct pci_dev *dev = NULL; |
| 248 | |
| 249 | if (rget_io_perms()) |
| 250 | return 1; |
| 251 | |
| 252 | dev = pcidev_init(nics_intel_spi, PCI_BASE_ADDRESS_0); |
| 253 | if (!dev) |
| 254 | return 1; |
| 255 | |
| 256 | uint32_t io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0); |
| 257 | if (!io_base_addr) |
| 258 | return 1; |
| 259 | |
| 260 | if ((dev->device_id & 0xfff0) == 0x1530) { |
| 261 | nicintel_spibar = rphysmap("Intel I210 Gigabit w/ SPI flash", io_base_addr + 0x12000, |
| 262 | MEMMAP_SIZE); |
| 263 | if (!nicintel_spibar || nicintel_spi_i210_enable_flash()) |
| 264 | return 1; |
| 265 | } else if (dev->device_id < 0x10d8) { |
| 266 | nicintel_spibar = rphysmap("Intel Gigabit NIC w/ SPI flash", io_base_addr, |
| 267 | MEMMAP_SIZE); |
| 268 | if (!nicintel_spibar || nicintel_spi_82599_enable_flash()) |
| 269 | return 1; |
| 270 | } else { |
| 271 | nicintel_spibar = rphysmap("Intel 10 Gigabit NIC w/ SPI flash", io_base_addr + 0x10000, |
| 272 | MEMMAP_SIZE); |
| 273 | if (!nicintel_spibar || nicintel_spi_82599_enable_flash()) |
| 274 | return 1; |
| 275 | } |
| 276 | |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 277 | if (register_spi_bitbang_master(&bitbang_spi_master_nicintel)) |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 278 | return 1; |
| 279 | |
Idwer Vollering | 004f4b7 | 2010-09-03 18:21:21 +0000 | [diff] [blame] | 280 | return 0; |
| 281 | } |