blob: 90f31503899cf44d8972e9ee0e71f621523623ad [file] [log] [blame]
Stefan Tauner1e146392011-09-15 23:52:55 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (c) 2010 Matthias Wenzel <bios at mazzoo dot de>
5 * Copyright (c) 2011 Stefan Tauner
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#if defined(__i386__) || defined(__x86_64__)
23
24#include "ich_descriptors.h"
Stefan Taunerb3850962011-12-24 00:00:32 +000025
26#ifdef ICH_DESCRIPTORS_FROM_DUMP
27
28#include <stdio.h>
29#define print(t, ...) printf(__VA_ARGS__)
30#define DESCRIPTOR_MODE_SIGNATURE 0x0ff0a55a
31/* The upper map is located in the word before the 256B-long OEM section at the
32 * end of the 4kB-long flash descriptor.
33 */
34#define UPPER_MAP_OFFSET (4096 - 256 - 4)
35#define getVTBA(flumap) (((flumap)->FLUMAP1 << 4) & 0x00000ff0)
36
37#else /* ICH_DESCRIPTORS_FROM_DUMP */
38
Stefan Tauner1e146392011-09-15 23:52:55 +000039#include "flash.h" /* for msg_* */
40#include "programmer.h"
41
Stefan Taunerb3850962011-12-24 00:00:32 +000042#endif /* ICH_DESCRIPTORS_FROM_DUMP */
43
44#ifndef min
45#define min(a, b) (a < b) ? a : b
46#endif
47
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +000048void prettyprint_ich_reg_vscc(uint32_t reg_val, int verbosity, bool print_vcl)
Stefan Tauner1e146392011-09-15 23:52:55 +000049{
50 print(verbosity, "BES=0x%x, ", (reg_val & VSCC_BES) >> VSCC_BES_OFF);
51 print(verbosity, "WG=%d, ", (reg_val & VSCC_WG) >> VSCC_WG_OFF);
52 print(verbosity, "WSR=%d, ", (reg_val & VSCC_WSR) >> VSCC_WSR_OFF);
53 print(verbosity, "WEWS=%d, ", (reg_val & VSCC_WEWS) >> VSCC_WEWS_OFF);
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +000054 print(verbosity, "EO=0x%x", (reg_val & VSCC_EO) >> VSCC_EO_OFF);
55 if (print_vcl)
56 print(verbosity, ", VCL=%d", (reg_val & VSCC_VCL) >> VSCC_VCL_OFF);
57 print(verbosity, "\n");
Stefan Tauner1e146392011-09-15 23:52:55 +000058}
59
60#define getFCBA(cont) (((cont)->FLMAP0 << 4) & 0x00000ff0)
61#define getFRBA(cont) (((cont)->FLMAP0 >> 12) & 0x00000ff0)
62#define getFMBA(cont) (((cont)->FLMAP1 << 4) & 0x00000ff0)
63#define getFISBA(cont) (((cont)->FLMAP1 >> 12) & 0x00000ff0)
64#define getFMSBA(cont) (((cont)->FLMAP2 << 4) & 0x00000ff0)
65
66void prettyprint_ich_descriptors(enum ich_chipset cs, const struct ich_descriptors *desc)
67{
68 prettyprint_ich_descriptor_content(&desc->content);
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +000069 prettyprint_ich_descriptor_component(cs, desc);
Stefan Tauner1e146392011-09-15 23:52:55 +000070 prettyprint_ich_descriptor_region(desc);
71 prettyprint_ich_descriptor_master(&desc->master);
Stefan Taunerb3850962011-12-24 00:00:32 +000072#ifdef ICH_DESCRIPTORS_FROM_DUMP
73 if (cs >= CHIPSET_ICH8) {
74 prettyprint_ich_descriptor_upper_map(&desc->upper);
75 prettyprint_ich_descriptor_straps(cs, desc);
76 }
77#endif /* ICH_DESCRIPTORS_FROM_DUMP */
Stefan Tauner1e146392011-09-15 23:52:55 +000078}
79
80void prettyprint_ich_descriptor_content(const struct ich_desc_content *cont)
81{
82 msg_pdbg2("=== Content Section ===\n");
83 msg_pdbg2("FLVALSIG 0x%08x\n", cont->FLVALSIG);
84 msg_pdbg2("FLMAP0 0x%08x\n", cont->FLMAP0);
85 msg_pdbg2("FLMAP1 0x%08x\n", cont->FLMAP1);
86 msg_pdbg2("FLMAP2 0x%08x\n", cont->FLMAP2);
87 msg_pdbg2("\n");
88
89 msg_pdbg2("--- Details ---\n");
Stefan Taunera1a14ec2012-08-13 08:45:13 +000090 msg_pdbg2("NR (Number of Regions): %5d\n", cont->NR + 1);
91 msg_pdbg2("FRBA (Flash Region Base Address): 0x%03x\n", getFRBA(cont));
92 msg_pdbg2("NC (Number of Components): %5d\n", cont->NC + 1);
93 msg_pdbg2("FCBA (Flash Component Base Address): 0x%03x\n", getFCBA(cont));
94 msg_pdbg2("ISL (ICH/PCH Strap Length): %5d\n", cont->ISL);
95 msg_pdbg2("FISBA/FPSBA (Flash ICH/PCH Strap Base Address): 0x%03x\n", getFISBA(cont));
96 msg_pdbg2("NM (Number of Masters): %5d\n", cont->NM + 1);
97 msg_pdbg2("FMBA (Flash Master Base Address): 0x%03x\n", getFMBA(cont));
98 msg_pdbg2("MSL/PSL (MCH/PROC Strap Length): %5d\n", cont->MSL);
99 msg_pdbg2("FMSBA (Flash MCH/PROC Strap Base Address): 0x%03x\n", getFMSBA(cont));
Stefan Tauner1e146392011-09-15 23:52:55 +0000100 msg_pdbg2("\n");
101}
102
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000103static const char *pprint_density(enum ich_chipset cs, const struct ich_descriptors *desc, uint8_t idx)
104{
105 if (idx > 1) {
106 msg_perr("Only ICH SPI component index 0 or 1 are supported yet.\n");
107 return NULL;
108 }
109
110 if (desc->content.NC == 0 && idx > 0)
111 return "unused";
112
113 static const char * const size_str[] = {
114 "512 kB", /* 0000 */
115 "1 MB", /* 0001 */
116 "2 MB", /* 0010 */
117 "4 MB", /* 0011 */
118 "8 MB", /* 0100 */
119 "16 MB", /* 0101 */ /* Maximum up to Lynx Point (excl.) */
120 "32 MB", /* 0110 */
121 "64 MB", /* 0111 */
122 };
123
124 switch (cs) {
125 case CHIPSET_ICH8:
126 case CHIPSET_ICH9:
127 case CHIPSET_ICH10:
128 case CHIPSET_5_SERIES_IBEX_PEAK:
129 case CHIPSET_6_SERIES_COUGAR_POINT:
130 case CHIPSET_7_SERIES_PANTHER_POINT: {
131 uint8_t size_enc;
132 if (idx == 0) {
133 size_enc = desc->component.old.comp1_density;
134 } else {
135 size_enc = desc->component.old.comp2_density;
136 }
137 if (size_enc > 5)
138 return "reserved";
139 return size_str[size_enc];
140 }
141 case CHIPSET_8_SERIES_LYNX_POINT:
Duncan Laurie4095ed72014-08-20 15:39:32 +0000142 case CHIPSET_BAYTRAIL:
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000143 case CHIPSET_8_SERIES_LYNX_POINT_LP:
144 case CHIPSET_8_SERIES_WELLSBURG: {
145 uint8_t size_enc;
146 if (idx == 0) {
147 size_enc = desc->component.new.comp1_density;
148 } else {
149 size_enc = desc->component.new.comp2_density;
150 }
151 if (size_enc > 7)
152 return "reserved";
153 return size_str[size_enc];
154 }
155 case CHIPSET_ICH_UNKNOWN:
156 default:
157 return "unknown";
158 }
159}
160
161static const char *pprint_freq(enum ich_chipset cs, uint8_t value)
Stefan Tauner1e146392011-09-15 23:52:55 +0000162{
163 static const char * const freq_str[8] = {
164 "20 MHz", /* 000 */
165 "33 MHz", /* 001 */
166 "reserved", /* 010 */
167 "reserved", /* 011 */
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000168 "50 MHz", /* 100 */ /* New since Ibex Peak */
Stefan Tauner1e146392011-09-15 23:52:55 +0000169 "reserved", /* 101 */
170 "reserved", /* 110 */
171 "reserved" /* 111 */
172 };
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000173
174 switch (cs) {
175 case CHIPSET_ICH8:
176 case CHIPSET_ICH9:
177 case CHIPSET_ICH10:
178 if (value > 1)
179 return "reserved";
180 case CHIPSET_5_SERIES_IBEX_PEAK:
181 case CHIPSET_6_SERIES_COUGAR_POINT:
182 case CHIPSET_7_SERIES_PANTHER_POINT:
183 case CHIPSET_8_SERIES_LYNX_POINT:
Duncan Laurie4095ed72014-08-20 15:39:32 +0000184 case CHIPSET_BAYTRAIL:
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000185 case CHIPSET_8_SERIES_LYNX_POINT_LP:
186 case CHIPSET_8_SERIES_WELLSBURG:
187 return freq_str[value];
188 case CHIPSET_ICH_UNKNOWN:
189 default:
190 return "unknown";
191 }
192}
193
194void prettyprint_ich_descriptor_component(enum ich_chipset cs, const struct ich_descriptors *desc)
195{
Stefan Tauner1e146392011-09-15 23:52:55 +0000196
197 msg_pdbg2("=== Component Section ===\n");
198 msg_pdbg2("FLCOMP 0x%08x\n", desc->component.FLCOMP);
199 msg_pdbg2("FLILL 0x%08x\n", desc->component.FLILL );
200 msg_pdbg2("\n");
201
202 msg_pdbg2("--- Details ---\n");
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000203 msg_pdbg2("Component 1 density: %s\n", pprint_density(cs, desc, 0));
Stefan Tauner1e146392011-09-15 23:52:55 +0000204 if (desc->content.NC)
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000205 msg_pdbg2("Component 2 density: %s\n", pprint_density(cs, desc, 1));
Stefan Tauner1e146392011-09-15 23:52:55 +0000206 else
207 msg_pdbg2("Component 2 is not used.\n");
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000208 msg_pdbg2("Read Clock Frequency: %s\n", pprint_freq(cs, desc->component.common.freq_read));
209 msg_pdbg2("Read ID and Status Clock Freq.: %s\n", pprint_freq(cs, desc->component.common.freq_read_id));
210 msg_pdbg2("Write and Erase Clock Freq.: %s\n", pprint_freq(cs, desc->component.common.freq_write));
211 msg_pdbg2("Fast Read is %ssupported.\n", desc->component.common.fastread ? "" : "not ");
212 if (desc->component.common.fastread)
Stefan Tauner1e146392011-09-15 23:52:55 +0000213 msg_pdbg2("Fast Read Clock Frequency: %s\n",
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000214 pprint_freq(cs, desc->component.common.freq_fastread));
215 if (cs > CHIPSET_6_SERIES_COUGAR_POINT)
216 msg_pdbg2("Dual Output Fast Read Support: %sabled\n",
217 desc->component.new.dual_output ? "dis" : "en");
Stefan Tauner1e146392011-09-15 23:52:55 +0000218 if (desc->component.FLILL == 0)
219 msg_pdbg2("No forbidden opcodes.\n");
220 else {
221 msg_pdbg2("Invalid instruction 0: 0x%02x\n",
222 desc->component.invalid_instr0);
223 msg_pdbg2("Invalid instruction 1: 0x%02x\n",
224 desc->component.invalid_instr1);
225 msg_pdbg2("Invalid instruction 2: 0x%02x\n",
226 desc->component.invalid_instr2);
227 msg_pdbg2("Invalid instruction 3: 0x%02x\n",
228 desc->component.invalid_instr3);
229 }
230 msg_pdbg2("\n");
231}
232
233static void pprint_freg(const struct ich_desc_region *reg, uint32_t i)
234{
235 static const char *const region_names[5] = {
236 "Descr.", "BIOS", "ME", "GbE", "Platf."
237 };
238 if (i >= 5) {
239 msg_pdbg2("%s: region index too high.\n", __func__);
240 return;
241 }
242 uint32_t base = ICH_FREG_BASE(reg->FLREGs[i]);
243 uint32_t limit = ICH_FREG_LIMIT(reg->FLREGs[i]);
244 msg_pdbg2("Region %d (%-6s) ", i, region_names[i]);
245 if (base > limit)
246 msg_pdbg2("is unused.\n");
247 else
248 msg_pdbg2("0x%08x - 0x%08x\n", base, limit | 0x0fff);
249}
250
251void prettyprint_ich_descriptor_region(const struct ich_descriptors *desc)
252{
253 uint8_t i;
254 uint8_t nr = desc->content.NR + 1;
255 msg_pdbg2("=== Region Section ===\n");
Stefan Tauner2abab942012-04-27 20:41:23 +0000256 if (nr > 5) {
Stefan Tauner1e146392011-09-15 23:52:55 +0000257 msg_pdbg2("%s: number of regions too high (%d).\n", __func__,
258 nr);
259 return;
260 }
Stefan Tauner0554ca52013-07-25 22:54:25 +0000261 for (i = 0; i < 5; i++)
Stefan Tauner1e146392011-09-15 23:52:55 +0000262 msg_pdbg2("FLREG%d 0x%08x\n", i, desc->region.FLREGs[i]);
263 msg_pdbg2("\n");
264
265 msg_pdbg2("--- Details ---\n");
Stefan Tauner0554ca52013-07-25 22:54:25 +0000266 for (i = 0; i < 5; i++)
Stefan Tauner1e146392011-09-15 23:52:55 +0000267 pprint_freg(&desc->region, i);
268 msg_pdbg2("\n");
269}
270
271void prettyprint_ich_descriptor_master(const struct ich_desc_master *mstr)
272{
273 msg_pdbg2("=== Master Section ===\n");
274 msg_pdbg2("FLMSTR1 0x%08x\n", mstr->FLMSTR1);
275 msg_pdbg2("FLMSTR2 0x%08x\n", mstr->FLMSTR2);
276 msg_pdbg2("FLMSTR3 0x%08x\n", mstr->FLMSTR3);
277 msg_pdbg2("\n");
278
279 msg_pdbg2("--- Details ---\n");
280 msg_pdbg2(" Descr. BIOS ME GbE Platf.\n");
281 msg_pdbg2("BIOS %c%c %c%c %c%c %c%c %c%c\n",
282 (mstr->BIOS_descr_r) ?'r':' ', (mstr->BIOS_descr_w) ?'w':' ',
283 (mstr->BIOS_BIOS_r) ?'r':' ', (mstr->BIOS_BIOS_w) ?'w':' ',
284 (mstr->BIOS_ME_r) ?'r':' ', (mstr->BIOS_ME_w) ?'w':' ',
285 (mstr->BIOS_GbE_r) ?'r':' ', (mstr->BIOS_GbE_w) ?'w':' ',
286 (mstr->BIOS_plat_r) ?'r':' ', (mstr->BIOS_plat_w) ?'w':' ');
287 msg_pdbg2("ME %c%c %c%c %c%c %c%c %c%c\n",
288 (mstr->ME_descr_r) ?'r':' ', (mstr->ME_descr_w) ?'w':' ',
289 (mstr->ME_BIOS_r) ?'r':' ', (mstr->ME_BIOS_w) ?'w':' ',
290 (mstr->ME_ME_r) ?'r':' ', (mstr->ME_ME_w) ?'w':' ',
291 (mstr->ME_GbE_r) ?'r':' ', (mstr->ME_GbE_w) ?'w':' ',
292 (mstr->ME_plat_r) ?'r':' ', (mstr->ME_plat_w) ?'w':' ');
293 msg_pdbg2("GbE %c%c %c%c %c%c %c%c %c%c\n",
294 (mstr->GbE_descr_r) ?'r':' ', (mstr->GbE_descr_w) ?'w':' ',
295 (mstr->GbE_BIOS_r) ?'r':' ', (mstr->GbE_BIOS_w) ?'w':' ',
296 (mstr->GbE_ME_r) ?'r':' ', (mstr->GbE_ME_w) ?'w':' ',
297 (mstr->GbE_GbE_r) ?'r':' ', (mstr->GbE_GbE_w) ?'w':' ',
298 (mstr->GbE_plat_r) ?'r':' ', (mstr->GbE_plat_w) ?'w':' ');
299 msg_pdbg2("\n");
300}
301
Stefan Taunerb3850962011-12-24 00:00:32 +0000302#ifdef ICH_DESCRIPTORS_FROM_DUMP
303
304void prettyprint_ich_descriptor_straps_ich8(const struct ich_descriptors *desc)
305{
306 static const char * const str_GPIO12[4] = {
307 "GPIO12",
308 "LAN PHY Power Control Function (Native Output)",
309 "GLAN_DOCK# (Native Input)",
310 "invalid configuration",
311 };
312
313 msg_pdbg2("--- MCH details ---\n");
314 msg_pdbg2("ME B is %sabled.\n", desc->north.ich8.MDB ? "dis" : "en");
315 msg_pdbg2("\n");
316
317 msg_pdbg2("--- ICH details ---\n");
318 msg_pdbg2("ME SMBus Address 1: 0x%02x\n", desc->south.ich8.ASD);
319 msg_pdbg2("ME SMBus Address 2: 0x%02x\n", desc->south.ich8.ASD2);
320 msg_pdbg2("ME SMBus Controller is connected to the %s.\n",
321 desc->south.ich8.MESM2SEL ? "SMLink pins" : "SMBus pins");
322 msg_pdbg2("SPI CS1 is used for %s.\n",
323 desc->south.ich8.SPICS1_LANPHYPC_SEL ?
324 "LAN PHY Power Control Function" :
325 "SPI Chip Select");
326 msg_pdbg2("GPIO12 is used as %s.\n",
327 str_GPIO12[desc->south.ich8.GPIO12_SEL]);
328 msg_pdbg2("PCIe Port 6 is used for %s.\n",
329 desc->south.ich8.GLAN_PCIE_SEL ? "integrated LAN" : "PCI Express");
330 msg_pdbg2("%sn BMC Mode: "
331 "Intel AMT SMBus Controller 1 is connected to %s.\n",
332 desc->south.ich8.BMCMODE ? "I" : "Not i",
333 desc->south.ich8.BMCMODE ? "SMLink" : "SMBus");
334 msg_pdbg2("TCO is in %s Mode.\n",
335 desc->south.ich8.TCOMODE ? "Advanced TCO" : "Legacy/Compatible");
336 msg_pdbg2("ME A is %sabled.\n",
337 desc->south.ich8.ME_DISABLE ? "dis" : "en");
338 msg_pdbg2("\n");
339}
340
341static void prettyprint_ich_descriptor_straps_56_pciecs(uint8_t conf, uint8_t off)
342{
343 msg_pdbg2("PCI Express Port Configuration Strap %d: ", off+1);
344
345 off *= 4;
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000346 switch (conf){
Stefan Taunerb3850962011-12-24 00:00:32 +0000347 case 0:
348 msg_pdbg2("4x1 Ports %d-%d (x1)", 1+off, 4+off);
349 break;
350 case 1:
351 msg_pdbg2("1x2, 2x1 Port %d (x2), Port %d (disabled), "
352 "Ports %d, %d (x1)", 1+off, 2+off, 3+off, 4+off);
353 break;
354 case 2:
355 msg_pdbg2("2x2 Port %d (x2), Port %d (x2), Ports "
356 "%d, %d (disabled)", 1+off, 3+off, 2+off, 4+off);
357 break;
358 case 3:
359 msg_pdbg2("1x4 Port %d (x4), Ports %d-%d (disabled)",
360 1+off, 2+off, 4+off);
361 break;
362 }
363 msg_pdbg2("\n");
364}
365
366void prettyprint_ich_descriptor_pchstraps45678_56(const struct ich_desc_south_strap *s)
367{
368 /* PCHSTRP4 */
369 msg_pdbg2("Intel PHY is %s.\n",
370 (s->ibex.PHYCON == 2) ? "connected" :
371 (s->ibex.PHYCON == 0) ? "disconnected" : "reserved");
372 msg_pdbg2("GbE MAC SMBus address is %sabled.\n",
373 s->ibex.GBEMAC_SMBUS_ADDR_EN ? "en" : "dis");
374 msg_pdbg2("GbE MAC SMBus address: 0x%02x\n",
375 s->ibex.GBEMAC_SMBUS_ADDR);
376 msg_pdbg2("GbE PHY SMBus address: 0x%02x\n",
377 s->ibex.GBEPHY_SMBUS_ADDR);
378
379 /* PCHSTRP5 */
380 /* PCHSTRP6 */
381 /* PCHSTRP7 */
382 msg_pdbg2("Intel ME SMBus Subsystem Vendor ID: 0x%04x\n",
383 s->ibex.MESMA2UDID_VENDOR);
384 msg_pdbg2("Intel ME SMBus Subsystem Device ID: 0x%04x\n",
385 s->ibex.MESMA2UDID_VENDOR);
386
387 /* PCHSTRP8 */
388}
389
390void prettyprint_ich_descriptor_pchstraps111213_56(const struct ich_desc_south_strap *s)
391{
392 /* PCHSTRP11 */
393 msg_pdbg2("SMLink1 GP Address is %sabled.\n",
394 s->ibex.SML1GPAEN ? "en" : "dis");
395 msg_pdbg2("SMLink1 controller General Purpose Target address: 0x%02x\n",
396 s->ibex.SML1GPA);
397 msg_pdbg2("SMLink1 I2C Target address is %sabled.\n",
398 s->ibex.SML1I2CAEN ? "en" : "dis");
399 msg_pdbg2("SMLink1 I2C Target address: 0x%02x\n",
400 s->ibex.SML1I2CA);
401
402 /* PCHSTRP12 */
403 /* PCHSTRP13 */
404}
405
406void prettyprint_ich_descriptor_straps_ibex(const struct ich_desc_south_strap *s)
407{
Stefan Tauner67d163d2013-01-15 17:37:48 +0000408 static const uint8_t dec_t209min[4] = {
Stefan Taunerb3850962011-12-24 00:00:32 +0000409 100,
410 50,
411 5,
412 1
413 };
414
415 msg_pdbg2("--- PCH ---\n");
416
417 /* PCHSTRP0 */
418 msg_pdbg2("Chipset configuration Softstrap 2: %d\n", s->ibex.cs_ss2);
419 msg_pdbg2("Intel ME SMBus Select is %sabled.\n",
420 s->ibex.SMB_EN ? "en" : "dis");
421 msg_pdbg2("SMLink0 segment is %sabled.\n",
422 s->ibex.SML0_EN ? "en" : "dis");
423 msg_pdbg2("SMLink1 segment is %sabled.\n",
424 s->ibex.SML1_EN ? "en" : "dis");
425 msg_pdbg2("SMLink1 Frequency: %s\n",
426 (s->ibex.SML1FRQ == 1) ? "100 kHz" : "reserved");
427 msg_pdbg2("Intel ME SMBus Frequency: %s\n",
428 (s->ibex.SMB0FRQ == 1) ? "100 kHz" : "reserved");
429 msg_pdbg2("SMLink0 Frequency: %s\n",
430 (s->ibex.SML0FRQ == 1) ? "100 kHz" : "reserved");
431 msg_pdbg2("GPIO12 is used as %s.\n", s->ibex.LANPHYPC_GP12_SEL ?
432 "LAN_PHY_PWR_CTRL" : "general purpose output");
433 msg_pdbg2("Chipset configuration Softstrap 1: %d\n", s->ibex.cs_ss1);
434 msg_pdbg2("DMI RequesterID Checks are %sabled.\n",
435 s->ibex.DMI_REQID_DIS ? "en" : "dis");
436 msg_pdbg2("BIOS Boot-Block size (BBBS): %d kB.\n",
437 1 << (6 + s->ibex.BBBS));
438
439 /* PCHSTRP1 */
440 msg_pdbg2("Chipset configuration Softstrap 3: 0x%x\n", s->ibex.cs_ss3);
441
442 /* PCHSTRP2 */
443 msg_pdbg2("ME SMBus ASD address is %sabled.\n",
444 s->ibex.MESMASDEN ? "en" : "dis");
445 msg_pdbg2("ME SMBus Controller ASD Target address: 0x%02x\n",
446 s->ibex.MESMASDA);
447 msg_pdbg2("ME SMBus I2C address is %sabled.\n",
448 s->ibex.MESMI2CEN ? "en" : "dis");
449 msg_pdbg2("ME SMBus I2C target address: 0x%02x\n",
450 s->ibex.MESMI2CA);
451
452 /* PCHSTRP3 */
453 prettyprint_ich_descriptor_pchstraps45678_56(s);
454 /* PCHSTRP9 */
455 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 0);
456 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 1);
457 msg_pdbg2("PCIe Lane Reversal 1: PCIe Lanes 0-3 are %sreserved.\n",
458 s->ibex.PCIELR1 ? "" : "not ");
459 msg_pdbg2("PCIe Lane Reversal 2: PCIe Lanes 4-7 are %sreserved.\n",
460 s->ibex.PCIELR2 ? "" : "not ");
461 msg_pdbg2("DMI Lane Reversal: DMI Lanes 0-3 are %sreserved.\n",
462 s->ibex.DMILR ? "" : "not ");
463 msg_pdbg2("Default PHY PCIe Port is %d.\n", s->ibex.PHY_PCIEPORTSEL+1);
464 msg_pdbg2("Integrated MAC/PHY communication over PCIe is %sabled.\n",
465 s->ibex.PHY_PCIE_EN ? "en" : "dis");
466
467 /* PCHSTRP10 */
468 msg_pdbg2("Management Engine will boot from %sflash.\n",
469 s->ibex.ME_BOOT_FLASH ? "" : "ROM, then ");
470 msg_pdbg2("Chipset configuration Softstrap 5: %d\n", s->ibex.cs_ss5);
471 msg_pdbg2("Virtualization Engine Enable 1 is %sabled.\n",
472 s->ibex.VE_EN ? "en" : "dis");
473 msg_pdbg2("ME Memory-attached Debug Display Device is %sabled.\n",
474 s->ibex.MMDDE ? "en" : "dis");
475 msg_pdbg2("ME Memory-attached Debug Display Device address: 0x%02x\n",
476 s->ibex.MMADDR);
477 msg_pdbg2("Chipset configuration Softstrap 7: %d\n", s->ibex.cs_ss7);
478 msg_pdbg2("Integrated Clocking Configuration is %d.\n",
479 (s->ibex.ICC_SEL == 7) ? 0 : s->ibex.ICC_SEL);
480 msg_pdbg2("PCH Signal CL_RST1# does %sassert when Intel ME performs a "
481 "reset.\n", s->ibex.MER_CL1 ? "" : "not ");
482
483 prettyprint_ich_descriptor_pchstraps111213_56(s);
484
485 /* PCHSTRP14 */
486 msg_pdbg2("Virtualization Engine Enable 2 is %sabled.\n",
487 s->ibex.VE_EN2 ? "en" : "dis");
488 msg_pdbg2("Virtualization Engine will boot from %sflash.\n",
489 s->ibex.VE_BOOT_FLASH ? "" : "ROM, then ");
490 msg_pdbg2("Braidwood SSD functionality is %sabled.\n",
491 s->ibex.BW_SSD ? "en" : "dis");
492 msg_pdbg2("Braidwood NVMHCI functionality is %sabled.\n",
493 s->ibex.NVMHCI_EN ? "en" : "dis");
494
495 /* PCHSTRP15 */
496 msg_pdbg2("Chipset configuration Softstrap 6: %d\n", s->ibex.cs_ss6);
497 msg_pdbg2("Integrated wired LAN Solution is %sabled.\n",
498 s->ibex.IWL_EN ? "en" : "dis");
499 msg_pdbg2("t209 min Timing: %d ms\n",
500 dec_t209min[s->ibex.t209min]);
501 msg_pdbg2("\n");
502}
503
504void prettyprint_ich_descriptor_straps_cougar(const struct ich_desc_south_strap *s)
505{
506 msg_pdbg2("--- PCH ---\n");
507
508 /* PCHSTRP0 */
509 msg_pdbg2("Chipset configuration Softstrap 1: %d\n", s->cougar.cs_ss1);
510 msg_pdbg2("Intel ME SMBus Select is %sabled.\n",
511 s->ibex.SMB_EN ? "en" : "dis");
512 msg_pdbg2("SMLink0 segment is %sabled.\n",
513 s->ibex.SML0_EN ? "en" : "dis");
514 msg_pdbg2("SMLink1 segment is %sabled.\n",
515 s->ibex.SML1_EN ? "en" : "dis");
516 msg_pdbg2("SMLink1 Frequency: %s\n",
517 (s->ibex.SML1FRQ == 1) ? "100 kHz" : "reserved");
518 msg_pdbg2("Intel ME SMBus Frequency: %s\n",
519 (s->ibex.SMB0FRQ == 1) ? "100 kHz" : "reserved");
520 msg_pdbg2("SMLink0 Frequency: %s\n",
521 (s->ibex.SML0FRQ == 1) ? "100 kHz" : "reserved");
522 msg_pdbg2("GPIO12 is used as %s.\n", s->ibex.LANPHYPC_GP12_SEL ?
523 "LAN_PHY_PWR_CTRL" : "general purpose output");
524 msg_pdbg2("LinkSec is %sabled.\n",
525 s->cougar.LINKSEC_DIS ? "en" : "dis");
526 msg_pdbg2("DMI RequesterID Checks are %sabled.\n",
527 s->ibex.DMI_REQID_DIS ? "en" : "dis");
528 msg_pdbg2("BIOS Boot-Block size (BBBS): %d kB.\n",
529 1 << (6 + s->ibex.BBBS));
530
531 /* PCHSTRP1 */
532 msg_pdbg2("Chipset configuration Softstrap 3: 0x%x\n", s->ibex.cs_ss3);
533 msg_pdbg2("Chipset configuration Softstrap 2: 0x%x\n", s->ibex.cs_ss2);
534
535 /* PCHSTRP2 */
536 msg_pdbg2("ME SMBus ASD address is %sabled.\n",
537 s->ibex.MESMASDEN ? "en" : "dis");
538 msg_pdbg2("ME SMBus Controller ASD Target address: 0x%02x\n",
539 s->ibex.MESMASDA);
540 msg_pdbg2("ME SMBus MCTP Address is %sabled.\n",
541 s->cougar.MESMMCTPAEN ? "en" : "dis");
542 msg_pdbg2("ME SMBus MCTP target address: 0x%02x\n",
543 s->cougar.MESMMCTPA);
544 msg_pdbg2("ME SMBus I2C address is %sabled.\n",
545 s->ibex.MESMI2CEN ? "en" : "dis");
546 msg_pdbg2("ME SMBus I2C target address: 0x%02x\n",
547 s->ibex.MESMI2CA);
548
549 /* PCHSTRP3 */
550 prettyprint_ich_descriptor_pchstraps45678_56(s);
551 /* PCHSTRP9 */
552 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 0);
553 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 1);
554 msg_pdbg2("PCIe Lane Reversal 1: PCIe Lanes 0-3 are %sreserved.\n",
555 s->ibex.PCIELR1 ? "" : "not ");
556 msg_pdbg2("PCIe Lane Reversal 2: PCIe Lanes 4-7 are %sreserved.\n",
557 s->ibex.PCIELR2 ? "" : "not ");
558 msg_pdbg2("DMI Lane Reversal: DMI Lanes 0-3 are %sreserved.\n",
559 s->ibex.DMILR ? "" : "not ");
560 msg_pdbg2("ME Debug status writes over SMBUS are %sabled.\n",
561 s->cougar.MDSMBE_EN ? "en" : "dis");
562 msg_pdbg2("ME Debug SMBus Emergency Mode address: 0x%02x (raw)\n",
563 s->cougar.MDSMBE_ADD);
564 msg_pdbg2("Default PHY PCIe Port is %d.\n", s->ibex.PHY_PCIEPORTSEL+1);
565 msg_pdbg2("Integrated MAC/PHY communication over PCIe is %sabled.\n",
566 s->ibex.PHY_PCIE_EN ? "en" : "dis");
567 msg_pdbg2("PCIe ports Subtractive Decode Agent is %sabled.\n",
568 s->cougar.SUB_DECODE_EN ? "en" : "dis");
569 msg_pdbg2("GPIO74 is used as %s.\n", s->cougar.PCHHOT_SML1ALERT_SEL ?
570 "PCHHOT#" : "SML1ALERT#");
571
572 /* PCHSTRP10 */
573 msg_pdbg2("Management Engine will boot from %sflash.\n",
574 s->ibex.ME_BOOT_FLASH ? "" : "ROM, then ");
575
576 msg_pdbg2("ME Debug SMBus Emergency Mode is %sabled.\n",
577 s->cougar.MDSMBE_EN ? "en" : "dis");
578 msg_pdbg2("ME Debug SMBus Emergency Mode Address: 0x%02x\n",
579 s->cougar.MDSMBE_ADD);
580
581 msg_pdbg2("Integrated Clocking Configuration used: %d\n",
582 s->cougar.ICC_SEL);
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000583 msg_pdbg2("PCH Signal CL_RST1# does %sassert when Intel ME performs a reset.\n",
584 s->ibex.MER_CL1 ? "" : "not ");
Stefan Taunerb3850962011-12-24 00:00:32 +0000585 msg_pdbg2("ICC Profile is selected by %s.\n",
586 s->cougar.ICC_PRO_SEL ? "Softstraps" : "BIOS");
587 msg_pdbg2("Deep SX is %ssupported on the platform.\n",
588 s->cougar.Deep_SX_EN ? "not " : "");
589 msg_pdbg2("ME Debug LAN Emergency Mode is %sabled.\n",
590 s->cougar.ME_DBG_LAN ? "en" : "dis");
591
592 prettyprint_ich_descriptor_pchstraps111213_56(s);
593
594 /* PCHSTRP14 */
595 /* PCHSTRP15 */
596 msg_pdbg2("Chipset configuration Softstrap 6: %d\n", s->cougar.cs_ss6);
597 msg_pdbg2("Integrated wired LAN is %sabled.\n",
598 s->cougar.IWL_EN ? "en" : "dis");
599 msg_pdbg2("Chipset configuration Softstrap 5: %d\n", s->cougar.cs_ss5);
600 msg_pdbg2("SMLink1 provides temperature from %s.\n",
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000601 s->cougar.SMLINK1_THERM_SEL ? "PCH only" : "the CPU, PCH and DIMMs");
Stefan Taunerb3850962011-12-24 00:00:32 +0000602 msg_pdbg2("GPIO29 is used as %s.\n", s->cougar.SLP_LAN_GP29_SEL ?
603 "general purpose output" : "SLP_LAN#");
604
605 /* PCHSTRP16 */
606 /* PCHSTRP17 */
607 msg_pdbg2("Integrated Clock: %s Clock Mode\n",
608 s->cougar.ICML ? "Buffered Through" : "Full Integrated");
609 msg_pdbg2("\n");
610}
611
612void prettyprint_ich_descriptor_straps(enum ich_chipset cs, const struct ich_descriptors *desc)
613{
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000614 unsigned int i, max_count;
Stefan Taunerb3850962011-12-24 00:00:32 +0000615 msg_pdbg2("=== Softstraps ===\n");
616
617 if (sizeof(desc->north.STRPs) / 4 + 1 < desc->content.MSL) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000618 max_count = sizeof(desc->north.STRPs) / 4 + 1;
619 msg_pdbg2("MSL (%u) is greater than the current maximum of %u entries.\n",
620 desc->content.MSL, max_count + 1);
621 msg_pdbg2("Only the first %u entries will be printed.\n", max_count);
Stefan Taunerb3850962011-12-24 00:00:32 +0000622 } else
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000623 max_count = desc->content.MSL;
Stefan Taunerb3850962011-12-24 00:00:32 +0000624
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000625 msg_pdbg2("--- North/MCH/PROC (%d entries) ---\n", max_count);
626 for (i = 0; i < max_count; i++)
Stefan Taunerb3850962011-12-24 00:00:32 +0000627 msg_pdbg2("STRP%-2d = 0x%08x\n", i, desc->north.STRPs[i]);
628 msg_pdbg2("\n");
629
630 if (sizeof(desc->south.STRPs) / 4 < desc->content.ISL) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000631 max_count = sizeof(desc->south.STRPs) / 4;
632 msg_pdbg2("ISL (%u) is greater than the current maximum of %u entries.\n",
633 desc->content.ISL, max_count);
634 msg_pdbg2("Only the first %u entries will be printed.\n", max_count);
Stefan Taunerb3850962011-12-24 00:00:32 +0000635 } else
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000636 max_count = desc->content.ISL;
Stefan Taunerb3850962011-12-24 00:00:32 +0000637
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000638 msg_pdbg2("--- South/ICH/PCH (%d entries) ---\n", max_count);
639 for (i = 0; i < max_count; i++)
Stefan Taunerb3850962011-12-24 00:00:32 +0000640 msg_pdbg2("STRP%-2d = 0x%08x\n", i, desc->south.STRPs[i]);
641 msg_pdbg2("\n");
642
643 switch (cs) {
644 case CHIPSET_ICH8:
645 if (sizeof(desc->north.ich8) / 4 != desc->content.MSL)
646 msg_pdbg2("Detailed North/MCH/PROC information is "
647 "probably not reliable, printing anyway.\n");
648 if (sizeof(desc->south.ich8) / 4 != desc->content.ISL)
649 msg_pdbg2("Detailed South/ICH/PCH information is "
650 "probably not reliable, printing anyway.\n");
651 prettyprint_ich_descriptor_straps_ich8(desc);
652 break;
653 case CHIPSET_5_SERIES_IBEX_PEAK:
654 /* PCH straps only. PROCSTRPs are unknown. */
655 if (sizeof(desc->south.ibex) / 4 != desc->content.ISL)
656 msg_pdbg2("Detailed South/ICH/PCH information is "
657 "probably not reliable, printing anyway.\n");
658 prettyprint_ich_descriptor_straps_ibex(&desc->south);
659 break;
660 case CHIPSET_6_SERIES_COUGAR_POINT:
661 /* PCH straps only. PROCSTRP0 is "reserved". */
662 if (sizeof(desc->south.cougar) / 4 != desc->content.ISL)
663 msg_pdbg2("Detailed South/ICH/PCH information is "
664 "probably not reliable, printing anyway.\n");
665 prettyprint_ich_descriptor_straps_cougar(&desc->south);
666 break;
667 case CHIPSET_ICH_UNKNOWN:
668 break;
669 default:
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000670 msg_pdbg2("The meaning of the descriptor straps are unknown yet.\n\n");
Stefan Taunerb3850962011-12-24 00:00:32 +0000671 break;
672 }
673}
674
675void prettyprint_rdid(uint32_t reg_val)
676{
677 uint8_t mid = reg_val & 0xFF;
678 uint16_t did = ((reg_val >> 16) & 0xFF) | (reg_val & 0xFF00);
679 msg_pdbg2("Manufacturer ID 0x%02x, Device ID 0x%04x\n", mid, did);
680}
681
682void prettyprint_ich_descriptor_upper_map(const struct ich_desc_upper_map *umap)
683{
684 int i;
685 msg_pdbg2("=== Upper Map Section ===\n");
686 msg_pdbg2("FLUMAP1 0x%08x\n", umap->FLUMAP1);
687 msg_pdbg2("\n");
688
689 msg_pdbg2("--- Details ---\n");
690 msg_pdbg2("VTL (length in DWORDS) = %d\n", umap->VTL);
691 msg_pdbg2("VTBA (base address) = 0x%6.6x\n", getVTBA(umap));
692 msg_pdbg2("\n");
693
694 msg_pdbg2("VSCC Table: %d entries\n", umap->VTL/2);
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000695 for (i = 0; i < umap->VTL/2; i++) {
Stefan Taunerb3850962011-12-24 00:00:32 +0000696 uint32_t jid = umap->vscc_table[i].JID;
697 uint32_t vscc = umap->vscc_table[i].VSCC;
698 msg_pdbg2(" JID%d = 0x%08x\n", i, jid);
699 msg_pdbg2(" VSCC%d = 0x%08x\n", i, vscc);
700 msg_pdbg2(" "); /* indention */
701 prettyprint_rdid(jid);
702 msg_pdbg2(" "); /* indention */
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000703 prettyprint_ich_reg_vscc(vscc, 0, false);
Stefan Taunerb3850962011-12-24 00:00:32 +0000704 }
705 msg_pdbg2("\n");
706}
707
708/* len is the length of dump in bytes */
709int read_ich_descriptors_from_dump(const uint32_t *dump, unsigned int len, struct ich_descriptors *desc)
710{
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000711 unsigned int i, max_count;
Stefan Taunerb3850962011-12-24 00:00:32 +0000712 uint8_t pch_bug_offset = 0;
713
714 if (dump == NULL || desc == NULL)
715 return ICH_RET_PARAM;
716
717 if (dump[0] != DESCRIPTOR_MODE_SIGNATURE) {
718 if (dump[4] == DESCRIPTOR_MODE_SIGNATURE)
719 pch_bug_offset = 4;
720 else
721 return ICH_RET_ERR;
722 }
723
724 /* map */
725 if (len < (4 + pch_bug_offset) * 4 - 1)
726 return ICH_RET_OOB;
727 desc->content.FLVALSIG = dump[0 + pch_bug_offset];
728 desc->content.FLMAP0 = dump[1 + pch_bug_offset];
729 desc->content.FLMAP1 = dump[2 + pch_bug_offset];
730 desc->content.FLMAP2 = dump[3 + pch_bug_offset];
731
732 /* component */
733 if (len < (getFCBA(&desc->content) + 3 * 4 - 1))
734 return ICH_RET_OOB;
735 desc->component.FLCOMP = dump[(getFCBA(&desc->content) >> 2) + 0];
736 desc->component.FLILL = dump[(getFCBA(&desc->content) >> 2) + 1];
737 desc->component.FLPB = dump[(getFCBA(&desc->content) >> 2) + 2];
738
739 /* region */
740 if (len < (getFRBA(&desc->content) + 5 * 4 - 1))
741 return ICH_RET_OOB;
742 desc->region.FLREGs[0] = dump[(getFRBA(&desc->content) >> 2) + 0];
743 desc->region.FLREGs[1] = dump[(getFRBA(&desc->content) >> 2) + 1];
744 desc->region.FLREGs[2] = dump[(getFRBA(&desc->content) >> 2) + 2];
745 desc->region.FLREGs[3] = dump[(getFRBA(&desc->content) >> 2) + 3];
746 desc->region.FLREGs[4] = dump[(getFRBA(&desc->content) >> 2) + 4];
747
748 /* master */
749 if (len < (getFMBA(&desc->content) + 3 * 4 - 1))
750 return ICH_RET_OOB;
751 desc->master.FLMSTR1 = dump[(getFMBA(&desc->content) >> 2) + 0];
752 desc->master.FLMSTR2 = dump[(getFMBA(&desc->content) >> 2) + 1];
753 desc->master.FLMSTR3 = dump[(getFMBA(&desc->content) >> 2) + 2];
754
755 /* upper map */
756 desc->upper.FLUMAP1 = dump[(UPPER_MAP_OFFSET >> 2) + 0];
757
758 /* VTL is 8 bits long. Quote from the Ibex Peak SPI programming guide:
759 * "Identifies the 1s based number of DWORDS contained in the VSCC
760 * Table. Each SPI component entry in the table is 2 DWORDS long." So
761 * the maximum of 255 gives us 127.5 SPI components(!?) 8 bytes each. A
762 * check ensures that the maximum offset actually accessed is available.
763 */
764 if (len < (getVTBA(&desc->upper) + (desc->upper.VTL / 2 * 8) - 1))
765 return ICH_RET_OOB;
766
767 for (i = 0; i < desc->upper.VTL/2; i++) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000768 desc->upper.vscc_table[i].JID = dump[(getVTBA(&desc->upper) >> 2) + i * 2 + 0];
769 desc->upper.vscc_table[i].VSCC = dump[(getVTBA(&desc->upper) >> 2) + i * 2 + 1];
Stefan Taunerb3850962011-12-24 00:00:32 +0000770 }
771
772 /* MCH/PROC (aka. North) straps */
773 if (len < getFMSBA(&desc->content) + desc->content.MSL * 4)
774 return ICH_RET_OOB;
775
776 /* limit the range to be written */
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000777 max_count = min(sizeof(desc->north.STRPs) / 4, desc->content.MSL);
778 for (i = 0; i < max_count; i++)
779 desc->north.STRPs[i] = dump[(getFMSBA(&desc->content) >> 2) + i];
Stefan Taunerb3850962011-12-24 00:00:32 +0000780
781 /* ICH/PCH (aka. South) straps */
782 if (len < getFISBA(&desc->content) + desc->content.ISL * 4)
783 return ICH_RET_OOB;
784
785 /* limit the range to be written */
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000786 max_count = min(sizeof(desc->south.STRPs) / 4, desc->content.ISL);
787 for (i = 0; i < max_count; i++)
788 desc->south.STRPs[i] = dump[(getFISBA(&desc->content) >> 2) + i];
Stefan Taunerb3850962011-12-24 00:00:32 +0000789
790 return ICH_RET_OK;
791}
792
793#else /* ICH_DESCRIPTORS_FROM_DUMP */
794
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000795/** Returns the integer representation of the component density with index
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000796\em idx in bytes or -1 if the correct size can not be determined. */
797int getFCBA_component_density(enum ich_chipset cs, const struct ich_descriptors *desc, uint8_t idx)
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000798{
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000799 if (idx > 1) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000800 msg_perr("Only ICH SPI component index 0 or 1 are supported yet.\n");
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000801 return -1;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000802 }
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000803
804 if (desc->content.NC == 0 && idx > 0)
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000805 return 0;
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000806
807 uint8_t size_enc;
808 uint8_t size_max;
809
810 switch (cs) {
811 case CHIPSET_ICH8:
812 case CHIPSET_ICH9:
813 case CHIPSET_ICH10:
814 case CHIPSET_5_SERIES_IBEX_PEAK:
815 case CHIPSET_6_SERIES_COUGAR_POINT:
816 case CHIPSET_7_SERIES_PANTHER_POINT:
817 if (idx == 0) {
818 size_enc = desc->component.old.comp1_density;
819 } else {
820 size_enc = desc->component.old.comp2_density;
821 }
822 size_max = 5;
823 break;
824 case CHIPSET_8_SERIES_LYNX_POINT:
Duncan Laurie4095ed72014-08-20 15:39:32 +0000825 case CHIPSET_BAYTRAIL:
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000826 case CHIPSET_8_SERIES_LYNX_POINT_LP:
827 case CHIPSET_8_SERIES_WELLSBURG:
828 if (idx == 0) {
829 size_enc = desc->component.new.comp1_density;
830 } else {
831 size_enc = desc->component.new.comp2_density;
832 }
833 size_max = 7;
834 break;
835 case CHIPSET_ICH_UNKNOWN:
836 default:
837 msg_pwarn("Density encoding is unknown on this chipset.\n");
838 return -1;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000839 }
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000840
841 if (size_enc > size_max) {
842 msg_perr("Density of ICH SPI component with index %d is invalid."
843 "Encoded density is 0x%x while maximum allowed is 0x%x.\n",
844 idx, size_enc, size_max);
845 return -1;
846 }
847
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000848 return (1 << (19 + size_enc));
849}
850
Stefan Tauner1e146392011-09-15 23:52:55 +0000851static uint32_t read_descriptor_reg(uint8_t section, uint16_t offset, void *spibar)
852{
853 uint32_t control = 0;
854 control |= (section << FDOC_FDSS_OFF) & FDOC_FDSS;
855 control |= (offset << FDOC_FDSI_OFF) & FDOC_FDSI;
856 mmio_le_writel(control, spibar + ICH9_REG_FDOC);
857 return mmio_le_readl(spibar + ICH9_REG_FDOD);
858}
859
860int read_ich_descriptors_via_fdo(void *spibar, struct ich_descriptors *desc)
861{
862 uint8_t i;
863 uint8_t nr;
864 struct ich_desc_region *r = &desc->region;
865
866 /* Test if bit-fields are working as expected.
867 * FIXME: Replace this with dynamic bitfield fixup
868 */
869 for (i = 0; i < 4; i++)
870 desc->region.FLREGs[i] = 0x5A << (i * 8);
871 if (r->reg0_base != 0x005A || r->reg0_limit != 0x0000 ||
872 r->reg1_base != 0x1A00 || r->reg1_limit != 0x0000 ||
873 r->reg2_base != 0x0000 || r->reg2_limit != 0x005A ||
874 r->reg3_base != 0x0000 || r->reg3_limit != 0x1A00) {
875 msg_pdbg("The combination of compiler and CPU architecture used"
876 "does not lay out bit-fields as expected, sorry.\n");
877 msg_pspew("r->reg0_base = 0x%04X (0x005A)\n", r->reg0_base);
878 msg_pspew("r->reg0_limit = 0x%04X (0x0000)\n", r->reg0_limit);
879 msg_pspew("r->reg1_base = 0x%04X (0x1A00)\n", r->reg1_base);
880 msg_pspew("r->reg1_limit = 0x%04X (0x0000)\n", r->reg1_limit);
881 msg_pspew("r->reg2_base = 0x%04X (0x0000)\n", r->reg2_base);
882 msg_pspew("r->reg2_limit = 0x%04X (0x005A)\n", r->reg2_limit);
883 msg_pspew("r->reg3_base = 0x%04X (0x0000)\n", r->reg3_base);
884 msg_pspew("r->reg3_limit = 0x%04X (0x1A00)\n", r->reg3_limit);
885 return ICH_RET_ERR;
886 }
887
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000888 msg_pdbg2("Reading flash descriptors mapped by the chipset via FDOC/FDOD...");
Stefan Tauner1e146392011-09-15 23:52:55 +0000889 /* content section */
890 desc->content.FLVALSIG = read_descriptor_reg(0, 0, spibar);
891 desc->content.FLMAP0 = read_descriptor_reg(0, 1, spibar);
892 desc->content.FLMAP1 = read_descriptor_reg(0, 2, spibar);
893 desc->content.FLMAP2 = read_descriptor_reg(0, 3, spibar);
894
895 /* component section */
896 desc->component.FLCOMP = read_descriptor_reg(1, 0, spibar);
897 desc->component.FLILL = read_descriptor_reg(1, 1, spibar);
898 desc->component.FLPB = read_descriptor_reg(1, 2, spibar);
899
900 /* region section */
901 nr = desc->content.NR + 1;
Stefan Tauner2abab942012-04-27 20:41:23 +0000902 if (nr > 5) {
Stefan Tauner1e146392011-09-15 23:52:55 +0000903 msg_pdbg2("%s: number of regions too high (%d) - failed\n",
904 __func__, nr);
905 return ICH_RET_ERR;
906 }
Stefan Tauner0554ca52013-07-25 22:54:25 +0000907 for (i = 0; i < 5; i++)
Stefan Tauner1e146392011-09-15 23:52:55 +0000908 desc->region.FLREGs[i] = read_descriptor_reg(2, i, spibar);
909
910 /* master section */
911 desc->master.FLMSTR1 = read_descriptor_reg(3, 0, spibar);
912 desc->master.FLMSTR2 = read_descriptor_reg(3, 1, spibar);
913 desc->master.FLMSTR3 = read_descriptor_reg(3, 2, spibar);
914
915 /* Accessing the strap section via FDOC/D is only possible on ICH8 and
916 * reading the upper map is impossible on all chipsets, so don't bother.
917 */
918
919 msg_pdbg2(" done.\n");
920 return ICH_RET_OK;
921}
Stefan Taunerb3850962011-12-24 00:00:32 +0000922#endif /* ICH_DESCRIPTORS_FROM_DUMP */
Stefan Tauner1e146392011-09-15 23:52:55 +0000923#endif /* defined(__i386__) || defined(__x86_64__) */