blob: b1e081f2ce84adaf24e800fe03864702d61254bf [file] [log] [blame]
Stefan Tauner1e146392011-09-15 23:52:55 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (c) 2010 Matthias Wenzel <bios at mazzoo dot de>
5 * Copyright (c) 2011 Stefan Tauner
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#if defined(__i386__) || defined(__x86_64__)
23
24#include "ich_descriptors.h"
Stefan Taunerb3850962011-12-24 00:00:32 +000025
26#ifdef ICH_DESCRIPTORS_FROM_DUMP
27
28#include <stdio.h>
29#define print(t, ...) printf(__VA_ARGS__)
30#define DESCRIPTOR_MODE_SIGNATURE 0x0ff0a55a
31/* The upper map is located in the word before the 256B-long OEM section at the
32 * end of the 4kB-long flash descriptor.
33 */
34#define UPPER_MAP_OFFSET (4096 - 256 - 4)
35#define getVTBA(flumap) (((flumap)->FLUMAP1 << 4) & 0x00000ff0)
36
37#else /* ICH_DESCRIPTORS_FROM_DUMP */
38
Stefan Tauner1e146392011-09-15 23:52:55 +000039#include "flash.h" /* for msg_* */
40#include "programmer.h"
41
Stefan Taunerb3850962011-12-24 00:00:32 +000042#endif /* ICH_DESCRIPTORS_FROM_DUMP */
43
44#ifndef min
45#define min(a, b) (a < b) ? a : b
46#endif
47
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +000048void prettyprint_ich_reg_vscc(uint32_t reg_val, int verbosity, bool print_vcl)
Stefan Tauner1e146392011-09-15 23:52:55 +000049{
50 print(verbosity, "BES=0x%x, ", (reg_val & VSCC_BES) >> VSCC_BES_OFF);
51 print(verbosity, "WG=%d, ", (reg_val & VSCC_WG) >> VSCC_WG_OFF);
52 print(verbosity, "WSR=%d, ", (reg_val & VSCC_WSR) >> VSCC_WSR_OFF);
53 print(verbosity, "WEWS=%d, ", (reg_val & VSCC_WEWS) >> VSCC_WEWS_OFF);
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +000054 print(verbosity, "EO=0x%x", (reg_val & VSCC_EO) >> VSCC_EO_OFF);
55 if (print_vcl)
56 print(verbosity, ", VCL=%d", (reg_val & VSCC_VCL) >> VSCC_VCL_OFF);
57 print(verbosity, "\n");
Stefan Tauner1e146392011-09-15 23:52:55 +000058}
59
60#define getFCBA(cont) (((cont)->FLMAP0 << 4) & 0x00000ff0)
61#define getFRBA(cont) (((cont)->FLMAP0 >> 12) & 0x00000ff0)
62#define getFMBA(cont) (((cont)->FLMAP1 << 4) & 0x00000ff0)
63#define getFISBA(cont) (((cont)->FLMAP1 >> 12) & 0x00000ff0)
64#define getFMSBA(cont) (((cont)->FLMAP2 << 4) & 0x00000ff0)
65
66void prettyprint_ich_descriptors(enum ich_chipset cs, const struct ich_descriptors *desc)
67{
68 prettyprint_ich_descriptor_content(&desc->content);
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +000069 prettyprint_ich_descriptor_component(cs, desc);
Stefan Tauner1e146392011-09-15 23:52:55 +000070 prettyprint_ich_descriptor_region(desc);
71 prettyprint_ich_descriptor_master(&desc->master);
Stefan Taunerb3850962011-12-24 00:00:32 +000072#ifdef ICH_DESCRIPTORS_FROM_DUMP
73 if (cs >= CHIPSET_ICH8) {
74 prettyprint_ich_descriptor_upper_map(&desc->upper);
75 prettyprint_ich_descriptor_straps(cs, desc);
76 }
77#endif /* ICH_DESCRIPTORS_FROM_DUMP */
Stefan Tauner1e146392011-09-15 23:52:55 +000078}
79
80void prettyprint_ich_descriptor_content(const struct ich_desc_content *cont)
81{
82 msg_pdbg2("=== Content Section ===\n");
83 msg_pdbg2("FLVALSIG 0x%08x\n", cont->FLVALSIG);
84 msg_pdbg2("FLMAP0 0x%08x\n", cont->FLMAP0);
85 msg_pdbg2("FLMAP1 0x%08x\n", cont->FLMAP1);
86 msg_pdbg2("FLMAP2 0x%08x\n", cont->FLMAP2);
87 msg_pdbg2("\n");
88
89 msg_pdbg2("--- Details ---\n");
Stefan Taunera1a14ec2012-08-13 08:45:13 +000090 msg_pdbg2("NR (Number of Regions): %5d\n", cont->NR + 1);
91 msg_pdbg2("FRBA (Flash Region Base Address): 0x%03x\n", getFRBA(cont));
92 msg_pdbg2("NC (Number of Components): %5d\n", cont->NC + 1);
93 msg_pdbg2("FCBA (Flash Component Base Address): 0x%03x\n", getFCBA(cont));
94 msg_pdbg2("ISL (ICH/PCH Strap Length): %5d\n", cont->ISL);
95 msg_pdbg2("FISBA/FPSBA (Flash ICH/PCH Strap Base Address): 0x%03x\n", getFISBA(cont));
96 msg_pdbg2("NM (Number of Masters): %5d\n", cont->NM + 1);
97 msg_pdbg2("FMBA (Flash Master Base Address): 0x%03x\n", getFMBA(cont));
98 msg_pdbg2("MSL/PSL (MCH/PROC Strap Length): %5d\n", cont->MSL);
99 msg_pdbg2("FMSBA (Flash MCH/PROC Strap Base Address): 0x%03x\n", getFMSBA(cont));
Stefan Tauner1e146392011-09-15 23:52:55 +0000100 msg_pdbg2("\n");
101}
102
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000103static const char *pprint_density(enum ich_chipset cs, const struct ich_descriptors *desc, uint8_t idx)
104{
105 if (idx > 1) {
106 msg_perr("Only ICH SPI component index 0 or 1 are supported yet.\n");
107 return NULL;
108 }
109
110 if (desc->content.NC == 0 && idx > 0)
111 return "unused";
112
113 static const char * const size_str[] = {
114 "512 kB", /* 0000 */
115 "1 MB", /* 0001 */
116 "2 MB", /* 0010 */
117 "4 MB", /* 0011 */
118 "8 MB", /* 0100 */
119 "16 MB", /* 0101 */ /* Maximum up to Lynx Point (excl.) */
120 "32 MB", /* 0110 */
121 "64 MB", /* 0111 */
122 };
123
124 switch (cs) {
125 case CHIPSET_ICH8:
126 case CHIPSET_ICH9:
127 case CHIPSET_ICH10:
128 case CHIPSET_5_SERIES_IBEX_PEAK:
129 case CHIPSET_6_SERIES_COUGAR_POINT:
130 case CHIPSET_7_SERIES_PANTHER_POINT: {
131 uint8_t size_enc;
132 if (idx == 0) {
133 size_enc = desc->component.old.comp1_density;
134 } else {
135 size_enc = desc->component.old.comp2_density;
136 }
137 if (size_enc > 5)
138 return "reserved";
139 return size_str[size_enc];
140 }
141 case CHIPSET_8_SERIES_LYNX_POINT:
142 case CHIPSET_8_SERIES_LYNX_POINT_LP:
143 case CHIPSET_8_SERIES_WELLSBURG: {
144 uint8_t size_enc;
145 if (idx == 0) {
146 size_enc = desc->component.new.comp1_density;
147 } else {
148 size_enc = desc->component.new.comp2_density;
149 }
150 if (size_enc > 7)
151 return "reserved";
152 return size_str[size_enc];
153 }
154 case CHIPSET_ICH_UNKNOWN:
155 default:
156 return "unknown";
157 }
158}
159
160static const char *pprint_freq(enum ich_chipset cs, uint8_t value)
Stefan Tauner1e146392011-09-15 23:52:55 +0000161{
162 static const char * const freq_str[8] = {
163 "20 MHz", /* 000 */
164 "33 MHz", /* 001 */
165 "reserved", /* 010 */
166 "reserved", /* 011 */
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000167 "50 MHz", /* 100 */ /* New since Ibex Peak */
Stefan Tauner1e146392011-09-15 23:52:55 +0000168 "reserved", /* 101 */
169 "reserved", /* 110 */
170 "reserved" /* 111 */
171 };
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000172
173 switch (cs) {
174 case CHIPSET_ICH8:
175 case CHIPSET_ICH9:
176 case CHIPSET_ICH10:
177 if (value > 1)
178 return "reserved";
179 case CHIPSET_5_SERIES_IBEX_PEAK:
180 case CHIPSET_6_SERIES_COUGAR_POINT:
181 case CHIPSET_7_SERIES_PANTHER_POINT:
182 case CHIPSET_8_SERIES_LYNX_POINT:
183 case CHIPSET_8_SERIES_LYNX_POINT_LP:
184 case CHIPSET_8_SERIES_WELLSBURG:
185 return freq_str[value];
186 case CHIPSET_ICH_UNKNOWN:
187 default:
188 return "unknown";
189 }
190}
191
192void prettyprint_ich_descriptor_component(enum ich_chipset cs, const struct ich_descriptors *desc)
193{
Stefan Tauner1e146392011-09-15 23:52:55 +0000194
195 msg_pdbg2("=== Component Section ===\n");
196 msg_pdbg2("FLCOMP 0x%08x\n", desc->component.FLCOMP);
197 msg_pdbg2("FLILL 0x%08x\n", desc->component.FLILL );
198 msg_pdbg2("\n");
199
200 msg_pdbg2("--- Details ---\n");
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000201 msg_pdbg2("Component 1 density: %s\n", pprint_density(cs, desc, 0));
Stefan Tauner1e146392011-09-15 23:52:55 +0000202 if (desc->content.NC)
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000203 msg_pdbg2("Component 2 density: %s\n", pprint_density(cs, desc, 1));
Stefan Tauner1e146392011-09-15 23:52:55 +0000204 else
205 msg_pdbg2("Component 2 is not used.\n");
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000206 msg_pdbg2("Read Clock Frequency: %s\n", pprint_freq(cs, desc->component.common.freq_read));
207 msg_pdbg2("Read ID and Status Clock Freq.: %s\n", pprint_freq(cs, desc->component.common.freq_read_id));
208 msg_pdbg2("Write and Erase Clock Freq.: %s\n", pprint_freq(cs, desc->component.common.freq_write));
209 msg_pdbg2("Fast Read is %ssupported.\n", desc->component.common.fastread ? "" : "not ");
210 if (desc->component.common.fastread)
Stefan Tauner1e146392011-09-15 23:52:55 +0000211 msg_pdbg2("Fast Read Clock Frequency: %s\n",
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000212 pprint_freq(cs, desc->component.common.freq_fastread));
213 if (cs > CHIPSET_6_SERIES_COUGAR_POINT)
214 msg_pdbg2("Dual Output Fast Read Support: %sabled\n",
215 desc->component.new.dual_output ? "dis" : "en");
Stefan Tauner1e146392011-09-15 23:52:55 +0000216 if (desc->component.FLILL == 0)
217 msg_pdbg2("No forbidden opcodes.\n");
218 else {
219 msg_pdbg2("Invalid instruction 0: 0x%02x\n",
220 desc->component.invalid_instr0);
221 msg_pdbg2("Invalid instruction 1: 0x%02x\n",
222 desc->component.invalid_instr1);
223 msg_pdbg2("Invalid instruction 2: 0x%02x\n",
224 desc->component.invalid_instr2);
225 msg_pdbg2("Invalid instruction 3: 0x%02x\n",
226 desc->component.invalid_instr3);
227 }
228 msg_pdbg2("\n");
229}
230
231static void pprint_freg(const struct ich_desc_region *reg, uint32_t i)
232{
233 static const char *const region_names[5] = {
234 "Descr.", "BIOS", "ME", "GbE", "Platf."
235 };
236 if (i >= 5) {
237 msg_pdbg2("%s: region index too high.\n", __func__);
238 return;
239 }
240 uint32_t base = ICH_FREG_BASE(reg->FLREGs[i]);
241 uint32_t limit = ICH_FREG_LIMIT(reg->FLREGs[i]);
242 msg_pdbg2("Region %d (%-6s) ", i, region_names[i]);
243 if (base > limit)
244 msg_pdbg2("is unused.\n");
245 else
246 msg_pdbg2("0x%08x - 0x%08x\n", base, limit | 0x0fff);
247}
248
249void prettyprint_ich_descriptor_region(const struct ich_descriptors *desc)
250{
251 uint8_t i;
252 uint8_t nr = desc->content.NR + 1;
253 msg_pdbg2("=== Region Section ===\n");
Stefan Tauner2abab942012-04-27 20:41:23 +0000254 if (nr > 5) {
Stefan Tauner1e146392011-09-15 23:52:55 +0000255 msg_pdbg2("%s: number of regions too high (%d).\n", __func__,
256 nr);
257 return;
258 }
Stefan Tauner0554ca52013-07-25 22:54:25 +0000259 for (i = 0; i < 5; i++)
Stefan Tauner1e146392011-09-15 23:52:55 +0000260 msg_pdbg2("FLREG%d 0x%08x\n", i, desc->region.FLREGs[i]);
261 msg_pdbg2("\n");
262
263 msg_pdbg2("--- Details ---\n");
Stefan Tauner0554ca52013-07-25 22:54:25 +0000264 for (i = 0; i < 5; i++)
Stefan Tauner1e146392011-09-15 23:52:55 +0000265 pprint_freg(&desc->region, i);
266 msg_pdbg2("\n");
267}
268
269void prettyprint_ich_descriptor_master(const struct ich_desc_master *mstr)
270{
271 msg_pdbg2("=== Master Section ===\n");
272 msg_pdbg2("FLMSTR1 0x%08x\n", mstr->FLMSTR1);
273 msg_pdbg2("FLMSTR2 0x%08x\n", mstr->FLMSTR2);
274 msg_pdbg2("FLMSTR3 0x%08x\n", mstr->FLMSTR3);
275 msg_pdbg2("\n");
276
277 msg_pdbg2("--- Details ---\n");
278 msg_pdbg2(" Descr. BIOS ME GbE Platf.\n");
279 msg_pdbg2("BIOS %c%c %c%c %c%c %c%c %c%c\n",
280 (mstr->BIOS_descr_r) ?'r':' ', (mstr->BIOS_descr_w) ?'w':' ',
281 (mstr->BIOS_BIOS_r) ?'r':' ', (mstr->BIOS_BIOS_w) ?'w':' ',
282 (mstr->BIOS_ME_r) ?'r':' ', (mstr->BIOS_ME_w) ?'w':' ',
283 (mstr->BIOS_GbE_r) ?'r':' ', (mstr->BIOS_GbE_w) ?'w':' ',
284 (mstr->BIOS_plat_r) ?'r':' ', (mstr->BIOS_plat_w) ?'w':' ');
285 msg_pdbg2("ME %c%c %c%c %c%c %c%c %c%c\n",
286 (mstr->ME_descr_r) ?'r':' ', (mstr->ME_descr_w) ?'w':' ',
287 (mstr->ME_BIOS_r) ?'r':' ', (mstr->ME_BIOS_w) ?'w':' ',
288 (mstr->ME_ME_r) ?'r':' ', (mstr->ME_ME_w) ?'w':' ',
289 (mstr->ME_GbE_r) ?'r':' ', (mstr->ME_GbE_w) ?'w':' ',
290 (mstr->ME_plat_r) ?'r':' ', (mstr->ME_plat_w) ?'w':' ');
291 msg_pdbg2("GbE %c%c %c%c %c%c %c%c %c%c\n",
292 (mstr->GbE_descr_r) ?'r':' ', (mstr->GbE_descr_w) ?'w':' ',
293 (mstr->GbE_BIOS_r) ?'r':' ', (mstr->GbE_BIOS_w) ?'w':' ',
294 (mstr->GbE_ME_r) ?'r':' ', (mstr->GbE_ME_w) ?'w':' ',
295 (mstr->GbE_GbE_r) ?'r':' ', (mstr->GbE_GbE_w) ?'w':' ',
296 (mstr->GbE_plat_r) ?'r':' ', (mstr->GbE_plat_w) ?'w':' ');
297 msg_pdbg2("\n");
298}
299
Stefan Taunerb3850962011-12-24 00:00:32 +0000300#ifdef ICH_DESCRIPTORS_FROM_DUMP
301
302void prettyprint_ich_descriptor_straps_ich8(const struct ich_descriptors *desc)
303{
304 static const char * const str_GPIO12[4] = {
305 "GPIO12",
306 "LAN PHY Power Control Function (Native Output)",
307 "GLAN_DOCK# (Native Input)",
308 "invalid configuration",
309 };
310
311 msg_pdbg2("--- MCH details ---\n");
312 msg_pdbg2("ME B is %sabled.\n", desc->north.ich8.MDB ? "dis" : "en");
313 msg_pdbg2("\n");
314
315 msg_pdbg2("--- ICH details ---\n");
316 msg_pdbg2("ME SMBus Address 1: 0x%02x\n", desc->south.ich8.ASD);
317 msg_pdbg2("ME SMBus Address 2: 0x%02x\n", desc->south.ich8.ASD2);
318 msg_pdbg2("ME SMBus Controller is connected to the %s.\n",
319 desc->south.ich8.MESM2SEL ? "SMLink pins" : "SMBus pins");
320 msg_pdbg2("SPI CS1 is used for %s.\n",
321 desc->south.ich8.SPICS1_LANPHYPC_SEL ?
322 "LAN PHY Power Control Function" :
323 "SPI Chip Select");
324 msg_pdbg2("GPIO12 is used as %s.\n",
325 str_GPIO12[desc->south.ich8.GPIO12_SEL]);
326 msg_pdbg2("PCIe Port 6 is used for %s.\n",
327 desc->south.ich8.GLAN_PCIE_SEL ? "integrated LAN" : "PCI Express");
328 msg_pdbg2("%sn BMC Mode: "
329 "Intel AMT SMBus Controller 1 is connected to %s.\n",
330 desc->south.ich8.BMCMODE ? "I" : "Not i",
331 desc->south.ich8.BMCMODE ? "SMLink" : "SMBus");
332 msg_pdbg2("TCO is in %s Mode.\n",
333 desc->south.ich8.TCOMODE ? "Advanced TCO" : "Legacy/Compatible");
334 msg_pdbg2("ME A is %sabled.\n",
335 desc->south.ich8.ME_DISABLE ? "dis" : "en");
336 msg_pdbg2("\n");
337}
338
339static void prettyprint_ich_descriptor_straps_56_pciecs(uint8_t conf, uint8_t off)
340{
341 msg_pdbg2("PCI Express Port Configuration Strap %d: ", off+1);
342
343 off *= 4;
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000344 switch (conf){
Stefan Taunerb3850962011-12-24 00:00:32 +0000345 case 0:
346 msg_pdbg2("4x1 Ports %d-%d (x1)", 1+off, 4+off);
347 break;
348 case 1:
349 msg_pdbg2("1x2, 2x1 Port %d (x2), Port %d (disabled), "
350 "Ports %d, %d (x1)", 1+off, 2+off, 3+off, 4+off);
351 break;
352 case 2:
353 msg_pdbg2("2x2 Port %d (x2), Port %d (x2), Ports "
354 "%d, %d (disabled)", 1+off, 3+off, 2+off, 4+off);
355 break;
356 case 3:
357 msg_pdbg2("1x4 Port %d (x4), Ports %d-%d (disabled)",
358 1+off, 2+off, 4+off);
359 break;
360 }
361 msg_pdbg2("\n");
362}
363
364void prettyprint_ich_descriptor_pchstraps45678_56(const struct ich_desc_south_strap *s)
365{
366 /* PCHSTRP4 */
367 msg_pdbg2("Intel PHY is %s.\n",
368 (s->ibex.PHYCON == 2) ? "connected" :
369 (s->ibex.PHYCON == 0) ? "disconnected" : "reserved");
370 msg_pdbg2("GbE MAC SMBus address is %sabled.\n",
371 s->ibex.GBEMAC_SMBUS_ADDR_EN ? "en" : "dis");
372 msg_pdbg2("GbE MAC SMBus address: 0x%02x\n",
373 s->ibex.GBEMAC_SMBUS_ADDR);
374 msg_pdbg2("GbE PHY SMBus address: 0x%02x\n",
375 s->ibex.GBEPHY_SMBUS_ADDR);
376
377 /* PCHSTRP5 */
378 /* PCHSTRP6 */
379 /* PCHSTRP7 */
380 msg_pdbg2("Intel ME SMBus Subsystem Vendor ID: 0x%04x\n",
381 s->ibex.MESMA2UDID_VENDOR);
382 msg_pdbg2("Intel ME SMBus Subsystem Device ID: 0x%04x\n",
383 s->ibex.MESMA2UDID_VENDOR);
384
385 /* PCHSTRP8 */
386}
387
388void prettyprint_ich_descriptor_pchstraps111213_56(const struct ich_desc_south_strap *s)
389{
390 /* PCHSTRP11 */
391 msg_pdbg2("SMLink1 GP Address is %sabled.\n",
392 s->ibex.SML1GPAEN ? "en" : "dis");
393 msg_pdbg2("SMLink1 controller General Purpose Target address: 0x%02x\n",
394 s->ibex.SML1GPA);
395 msg_pdbg2("SMLink1 I2C Target address is %sabled.\n",
396 s->ibex.SML1I2CAEN ? "en" : "dis");
397 msg_pdbg2("SMLink1 I2C Target address: 0x%02x\n",
398 s->ibex.SML1I2CA);
399
400 /* PCHSTRP12 */
401 /* PCHSTRP13 */
402}
403
404void prettyprint_ich_descriptor_straps_ibex(const struct ich_desc_south_strap *s)
405{
Stefan Tauner67d163d2013-01-15 17:37:48 +0000406 static const uint8_t dec_t209min[4] = {
Stefan Taunerb3850962011-12-24 00:00:32 +0000407 100,
408 50,
409 5,
410 1
411 };
412
413 msg_pdbg2("--- PCH ---\n");
414
415 /* PCHSTRP0 */
416 msg_pdbg2("Chipset configuration Softstrap 2: %d\n", s->ibex.cs_ss2);
417 msg_pdbg2("Intel ME SMBus Select is %sabled.\n",
418 s->ibex.SMB_EN ? "en" : "dis");
419 msg_pdbg2("SMLink0 segment is %sabled.\n",
420 s->ibex.SML0_EN ? "en" : "dis");
421 msg_pdbg2("SMLink1 segment is %sabled.\n",
422 s->ibex.SML1_EN ? "en" : "dis");
423 msg_pdbg2("SMLink1 Frequency: %s\n",
424 (s->ibex.SML1FRQ == 1) ? "100 kHz" : "reserved");
425 msg_pdbg2("Intel ME SMBus Frequency: %s\n",
426 (s->ibex.SMB0FRQ == 1) ? "100 kHz" : "reserved");
427 msg_pdbg2("SMLink0 Frequency: %s\n",
428 (s->ibex.SML0FRQ == 1) ? "100 kHz" : "reserved");
429 msg_pdbg2("GPIO12 is used as %s.\n", s->ibex.LANPHYPC_GP12_SEL ?
430 "LAN_PHY_PWR_CTRL" : "general purpose output");
431 msg_pdbg2("Chipset configuration Softstrap 1: %d\n", s->ibex.cs_ss1);
432 msg_pdbg2("DMI RequesterID Checks are %sabled.\n",
433 s->ibex.DMI_REQID_DIS ? "en" : "dis");
434 msg_pdbg2("BIOS Boot-Block size (BBBS): %d kB.\n",
435 1 << (6 + s->ibex.BBBS));
436
437 /* PCHSTRP1 */
438 msg_pdbg2("Chipset configuration Softstrap 3: 0x%x\n", s->ibex.cs_ss3);
439
440 /* PCHSTRP2 */
441 msg_pdbg2("ME SMBus ASD address is %sabled.\n",
442 s->ibex.MESMASDEN ? "en" : "dis");
443 msg_pdbg2("ME SMBus Controller ASD Target address: 0x%02x\n",
444 s->ibex.MESMASDA);
445 msg_pdbg2("ME SMBus I2C address is %sabled.\n",
446 s->ibex.MESMI2CEN ? "en" : "dis");
447 msg_pdbg2("ME SMBus I2C target address: 0x%02x\n",
448 s->ibex.MESMI2CA);
449
450 /* PCHSTRP3 */
451 prettyprint_ich_descriptor_pchstraps45678_56(s);
452 /* PCHSTRP9 */
453 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 0);
454 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 1);
455 msg_pdbg2("PCIe Lane Reversal 1: PCIe Lanes 0-3 are %sreserved.\n",
456 s->ibex.PCIELR1 ? "" : "not ");
457 msg_pdbg2("PCIe Lane Reversal 2: PCIe Lanes 4-7 are %sreserved.\n",
458 s->ibex.PCIELR2 ? "" : "not ");
459 msg_pdbg2("DMI Lane Reversal: DMI Lanes 0-3 are %sreserved.\n",
460 s->ibex.DMILR ? "" : "not ");
461 msg_pdbg2("Default PHY PCIe Port is %d.\n", s->ibex.PHY_PCIEPORTSEL+1);
462 msg_pdbg2("Integrated MAC/PHY communication over PCIe is %sabled.\n",
463 s->ibex.PHY_PCIE_EN ? "en" : "dis");
464
465 /* PCHSTRP10 */
466 msg_pdbg2("Management Engine will boot from %sflash.\n",
467 s->ibex.ME_BOOT_FLASH ? "" : "ROM, then ");
468 msg_pdbg2("Chipset configuration Softstrap 5: %d\n", s->ibex.cs_ss5);
469 msg_pdbg2("Virtualization Engine Enable 1 is %sabled.\n",
470 s->ibex.VE_EN ? "en" : "dis");
471 msg_pdbg2("ME Memory-attached Debug Display Device is %sabled.\n",
472 s->ibex.MMDDE ? "en" : "dis");
473 msg_pdbg2("ME Memory-attached Debug Display Device address: 0x%02x\n",
474 s->ibex.MMADDR);
475 msg_pdbg2("Chipset configuration Softstrap 7: %d\n", s->ibex.cs_ss7);
476 msg_pdbg2("Integrated Clocking Configuration is %d.\n",
477 (s->ibex.ICC_SEL == 7) ? 0 : s->ibex.ICC_SEL);
478 msg_pdbg2("PCH Signal CL_RST1# does %sassert when Intel ME performs a "
479 "reset.\n", s->ibex.MER_CL1 ? "" : "not ");
480
481 prettyprint_ich_descriptor_pchstraps111213_56(s);
482
483 /* PCHSTRP14 */
484 msg_pdbg2("Virtualization Engine Enable 2 is %sabled.\n",
485 s->ibex.VE_EN2 ? "en" : "dis");
486 msg_pdbg2("Virtualization Engine will boot from %sflash.\n",
487 s->ibex.VE_BOOT_FLASH ? "" : "ROM, then ");
488 msg_pdbg2("Braidwood SSD functionality is %sabled.\n",
489 s->ibex.BW_SSD ? "en" : "dis");
490 msg_pdbg2("Braidwood NVMHCI functionality is %sabled.\n",
491 s->ibex.NVMHCI_EN ? "en" : "dis");
492
493 /* PCHSTRP15 */
494 msg_pdbg2("Chipset configuration Softstrap 6: %d\n", s->ibex.cs_ss6);
495 msg_pdbg2("Integrated wired LAN Solution is %sabled.\n",
496 s->ibex.IWL_EN ? "en" : "dis");
497 msg_pdbg2("t209 min Timing: %d ms\n",
498 dec_t209min[s->ibex.t209min]);
499 msg_pdbg2("\n");
500}
501
502void prettyprint_ich_descriptor_straps_cougar(const struct ich_desc_south_strap *s)
503{
504 msg_pdbg2("--- PCH ---\n");
505
506 /* PCHSTRP0 */
507 msg_pdbg2("Chipset configuration Softstrap 1: %d\n", s->cougar.cs_ss1);
508 msg_pdbg2("Intel ME SMBus Select is %sabled.\n",
509 s->ibex.SMB_EN ? "en" : "dis");
510 msg_pdbg2("SMLink0 segment is %sabled.\n",
511 s->ibex.SML0_EN ? "en" : "dis");
512 msg_pdbg2("SMLink1 segment is %sabled.\n",
513 s->ibex.SML1_EN ? "en" : "dis");
514 msg_pdbg2("SMLink1 Frequency: %s\n",
515 (s->ibex.SML1FRQ == 1) ? "100 kHz" : "reserved");
516 msg_pdbg2("Intel ME SMBus Frequency: %s\n",
517 (s->ibex.SMB0FRQ == 1) ? "100 kHz" : "reserved");
518 msg_pdbg2("SMLink0 Frequency: %s\n",
519 (s->ibex.SML0FRQ == 1) ? "100 kHz" : "reserved");
520 msg_pdbg2("GPIO12 is used as %s.\n", s->ibex.LANPHYPC_GP12_SEL ?
521 "LAN_PHY_PWR_CTRL" : "general purpose output");
522 msg_pdbg2("LinkSec is %sabled.\n",
523 s->cougar.LINKSEC_DIS ? "en" : "dis");
524 msg_pdbg2("DMI RequesterID Checks are %sabled.\n",
525 s->ibex.DMI_REQID_DIS ? "en" : "dis");
526 msg_pdbg2("BIOS Boot-Block size (BBBS): %d kB.\n",
527 1 << (6 + s->ibex.BBBS));
528
529 /* PCHSTRP1 */
530 msg_pdbg2("Chipset configuration Softstrap 3: 0x%x\n", s->ibex.cs_ss3);
531 msg_pdbg2("Chipset configuration Softstrap 2: 0x%x\n", s->ibex.cs_ss2);
532
533 /* PCHSTRP2 */
534 msg_pdbg2("ME SMBus ASD address is %sabled.\n",
535 s->ibex.MESMASDEN ? "en" : "dis");
536 msg_pdbg2("ME SMBus Controller ASD Target address: 0x%02x\n",
537 s->ibex.MESMASDA);
538 msg_pdbg2("ME SMBus MCTP Address is %sabled.\n",
539 s->cougar.MESMMCTPAEN ? "en" : "dis");
540 msg_pdbg2("ME SMBus MCTP target address: 0x%02x\n",
541 s->cougar.MESMMCTPA);
542 msg_pdbg2("ME SMBus I2C address is %sabled.\n",
543 s->ibex.MESMI2CEN ? "en" : "dis");
544 msg_pdbg2("ME SMBus I2C target address: 0x%02x\n",
545 s->ibex.MESMI2CA);
546
547 /* PCHSTRP3 */
548 prettyprint_ich_descriptor_pchstraps45678_56(s);
549 /* PCHSTRP9 */
550 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 0);
551 prettyprint_ich_descriptor_straps_56_pciecs(s->ibex.PCIEPCS1, 1);
552 msg_pdbg2("PCIe Lane Reversal 1: PCIe Lanes 0-3 are %sreserved.\n",
553 s->ibex.PCIELR1 ? "" : "not ");
554 msg_pdbg2("PCIe Lane Reversal 2: PCIe Lanes 4-7 are %sreserved.\n",
555 s->ibex.PCIELR2 ? "" : "not ");
556 msg_pdbg2("DMI Lane Reversal: DMI Lanes 0-3 are %sreserved.\n",
557 s->ibex.DMILR ? "" : "not ");
558 msg_pdbg2("ME Debug status writes over SMBUS are %sabled.\n",
559 s->cougar.MDSMBE_EN ? "en" : "dis");
560 msg_pdbg2("ME Debug SMBus Emergency Mode address: 0x%02x (raw)\n",
561 s->cougar.MDSMBE_ADD);
562 msg_pdbg2("Default PHY PCIe Port is %d.\n", s->ibex.PHY_PCIEPORTSEL+1);
563 msg_pdbg2("Integrated MAC/PHY communication over PCIe is %sabled.\n",
564 s->ibex.PHY_PCIE_EN ? "en" : "dis");
565 msg_pdbg2("PCIe ports Subtractive Decode Agent is %sabled.\n",
566 s->cougar.SUB_DECODE_EN ? "en" : "dis");
567 msg_pdbg2("GPIO74 is used as %s.\n", s->cougar.PCHHOT_SML1ALERT_SEL ?
568 "PCHHOT#" : "SML1ALERT#");
569
570 /* PCHSTRP10 */
571 msg_pdbg2("Management Engine will boot from %sflash.\n",
572 s->ibex.ME_BOOT_FLASH ? "" : "ROM, then ");
573
574 msg_pdbg2("ME Debug SMBus Emergency Mode is %sabled.\n",
575 s->cougar.MDSMBE_EN ? "en" : "dis");
576 msg_pdbg2("ME Debug SMBus Emergency Mode Address: 0x%02x\n",
577 s->cougar.MDSMBE_ADD);
578
579 msg_pdbg2("Integrated Clocking Configuration used: %d\n",
580 s->cougar.ICC_SEL);
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000581 msg_pdbg2("PCH Signal CL_RST1# does %sassert when Intel ME performs a reset.\n",
582 s->ibex.MER_CL1 ? "" : "not ");
Stefan Taunerb3850962011-12-24 00:00:32 +0000583 msg_pdbg2("ICC Profile is selected by %s.\n",
584 s->cougar.ICC_PRO_SEL ? "Softstraps" : "BIOS");
585 msg_pdbg2("Deep SX is %ssupported on the platform.\n",
586 s->cougar.Deep_SX_EN ? "not " : "");
587 msg_pdbg2("ME Debug LAN Emergency Mode is %sabled.\n",
588 s->cougar.ME_DBG_LAN ? "en" : "dis");
589
590 prettyprint_ich_descriptor_pchstraps111213_56(s);
591
592 /* PCHSTRP14 */
593 /* PCHSTRP15 */
594 msg_pdbg2("Chipset configuration Softstrap 6: %d\n", s->cougar.cs_ss6);
595 msg_pdbg2("Integrated wired LAN is %sabled.\n",
596 s->cougar.IWL_EN ? "en" : "dis");
597 msg_pdbg2("Chipset configuration Softstrap 5: %d\n", s->cougar.cs_ss5);
598 msg_pdbg2("SMLink1 provides temperature from %s.\n",
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000599 s->cougar.SMLINK1_THERM_SEL ? "PCH only" : "the CPU, PCH and DIMMs");
Stefan Taunerb3850962011-12-24 00:00:32 +0000600 msg_pdbg2("GPIO29 is used as %s.\n", s->cougar.SLP_LAN_GP29_SEL ?
601 "general purpose output" : "SLP_LAN#");
602
603 /* PCHSTRP16 */
604 /* PCHSTRP17 */
605 msg_pdbg2("Integrated Clock: %s Clock Mode\n",
606 s->cougar.ICML ? "Buffered Through" : "Full Integrated");
607 msg_pdbg2("\n");
608}
609
610void prettyprint_ich_descriptor_straps(enum ich_chipset cs, const struct ich_descriptors *desc)
611{
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000612 unsigned int i, max_count;
Stefan Taunerb3850962011-12-24 00:00:32 +0000613 msg_pdbg2("=== Softstraps ===\n");
614
615 if (sizeof(desc->north.STRPs) / 4 + 1 < desc->content.MSL) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000616 max_count = sizeof(desc->north.STRPs) / 4 + 1;
617 msg_pdbg2("MSL (%u) is greater than the current maximum of %u entries.\n",
618 desc->content.MSL, max_count + 1);
619 msg_pdbg2("Only the first %u entries will be printed.\n", max_count);
Stefan Taunerb3850962011-12-24 00:00:32 +0000620 } else
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000621 max_count = desc->content.MSL;
Stefan Taunerb3850962011-12-24 00:00:32 +0000622
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000623 msg_pdbg2("--- North/MCH/PROC (%d entries) ---\n", max_count);
624 for (i = 0; i < max_count; i++)
Stefan Taunerb3850962011-12-24 00:00:32 +0000625 msg_pdbg2("STRP%-2d = 0x%08x\n", i, desc->north.STRPs[i]);
626 msg_pdbg2("\n");
627
628 if (sizeof(desc->south.STRPs) / 4 < desc->content.ISL) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000629 max_count = sizeof(desc->south.STRPs) / 4;
630 msg_pdbg2("ISL (%u) is greater than the current maximum of %u entries.\n",
631 desc->content.ISL, max_count);
632 msg_pdbg2("Only the first %u entries will be printed.\n", max_count);
Stefan Taunerb3850962011-12-24 00:00:32 +0000633 } else
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000634 max_count = desc->content.ISL;
Stefan Taunerb3850962011-12-24 00:00:32 +0000635
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000636 msg_pdbg2("--- South/ICH/PCH (%d entries) ---\n", max_count);
637 for (i = 0; i < max_count; i++)
Stefan Taunerb3850962011-12-24 00:00:32 +0000638 msg_pdbg2("STRP%-2d = 0x%08x\n", i, desc->south.STRPs[i]);
639 msg_pdbg2("\n");
640
641 switch (cs) {
642 case CHIPSET_ICH8:
643 if (sizeof(desc->north.ich8) / 4 != desc->content.MSL)
644 msg_pdbg2("Detailed North/MCH/PROC information is "
645 "probably not reliable, printing anyway.\n");
646 if (sizeof(desc->south.ich8) / 4 != desc->content.ISL)
647 msg_pdbg2("Detailed South/ICH/PCH information is "
648 "probably not reliable, printing anyway.\n");
649 prettyprint_ich_descriptor_straps_ich8(desc);
650 break;
651 case CHIPSET_5_SERIES_IBEX_PEAK:
652 /* PCH straps only. PROCSTRPs are unknown. */
653 if (sizeof(desc->south.ibex) / 4 != desc->content.ISL)
654 msg_pdbg2("Detailed South/ICH/PCH information is "
655 "probably not reliable, printing anyway.\n");
656 prettyprint_ich_descriptor_straps_ibex(&desc->south);
657 break;
658 case CHIPSET_6_SERIES_COUGAR_POINT:
659 /* PCH straps only. PROCSTRP0 is "reserved". */
660 if (sizeof(desc->south.cougar) / 4 != desc->content.ISL)
661 msg_pdbg2("Detailed South/ICH/PCH information is "
662 "probably not reliable, printing anyway.\n");
663 prettyprint_ich_descriptor_straps_cougar(&desc->south);
664 break;
665 case CHIPSET_ICH_UNKNOWN:
666 break;
667 default:
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000668 msg_pdbg2("The meaning of the descriptor straps are unknown yet.\n\n");
Stefan Taunerb3850962011-12-24 00:00:32 +0000669 break;
670 }
671}
672
673void prettyprint_rdid(uint32_t reg_val)
674{
675 uint8_t mid = reg_val & 0xFF;
676 uint16_t did = ((reg_val >> 16) & 0xFF) | (reg_val & 0xFF00);
677 msg_pdbg2("Manufacturer ID 0x%02x, Device ID 0x%04x\n", mid, did);
678}
679
680void prettyprint_ich_descriptor_upper_map(const struct ich_desc_upper_map *umap)
681{
682 int i;
683 msg_pdbg2("=== Upper Map Section ===\n");
684 msg_pdbg2("FLUMAP1 0x%08x\n", umap->FLUMAP1);
685 msg_pdbg2("\n");
686
687 msg_pdbg2("--- Details ---\n");
688 msg_pdbg2("VTL (length in DWORDS) = %d\n", umap->VTL);
689 msg_pdbg2("VTBA (base address) = 0x%6.6x\n", getVTBA(umap));
690 msg_pdbg2("\n");
691
692 msg_pdbg2("VSCC Table: %d entries\n", umap->VTL/2);
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000693 for (i = 0; i < umap->VTL/2; i++) {
Stefan Taunerb3850962011-12-24 00:00:32 +0000694 uint32_t jid = umap->vscc_table[i].JID;
695 uint32_t vscc = umap->vscc_table[i].VSCC;
696 msg_pdbg2(" JID%d = 0x%08x\n", i, jid);
697 msg_pdbg2(" VSCC%d = 0x%08x\n", i, vscc);
698 msg_pdbg2(" "); /* indention */
699 prettyprint_rdid(jid);
700 msg_pdbg2(" "); /* indention */
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000701 prettyprint_ich_reg_vscc(vscc, 0, false);
Stefan Taunerb3850962011-12-24 00:00:32 +0000702 }
703 msg_pdbg2("\n");
704}
705
706/* len is the length of dump in bytes */
707int read_ich_descriptors_from_dump(const uint32_t *dump, unsigned int len, struct ich_descriptors *desc)
708{
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000709 unsigned int i, max_count;
Stefan Taunerb3850962011-12-24 00:00:32 +0000710 uint8_t pch_bug_offset = 0;
711
712 if (dump == NULL || desc == NULL)
713 return ICH_RET_PARAM;
714
715 if (dump[0] != DESCRIPTOR_MODE_SIGNATURE) {
716 if (dump[4] == DESCRIPTOR_MODE_SIGNATURE)
717 pch_bug_offset = 4;
718 else
719 return ICH_RET_ERR;
720 }
721
722 /* map */
723 if (len < (4 + pch_bug_offset) * 4 - 1)
724 return ICH_RET_OOB;
725 desc->content.FLVALSIG = dump[0 + pch_bug_offset];
726 desc->content.FLMAP0 = dump[1 + pch_bug_offset];
727 desc->content.FLMAP1 = dump[2 + pch_bug_offset];
728 desc->content.FLMAP2 = dump[3 + pch_bug_offset];
729
730 /* component */
731 if (len < (getFCBA(&desc->content) + 3 * 4 - 1))
732 return ICH_RET_OOB;
733 desc->component.FLCOMP = dump[(getFCBA(&desc->content) >> 2) + 0];
734 desc->component.FLILL = dump[(getFCBA(&desc->content) >> 2) + 1];
735 desc->component.FLPB = dump[(getFCBA(&desc->content) >> 2) + 2];
736
737 /* region */
738 if (len < (getFRBA(&desc->content) + 5 * 4 - 1))
739 return ICH_RET_OOB;
740 desc->region.FLREGs[0] = dump[(getFRBA(&desc->content) >> 2) + 0];
741 desc->region.FLREGs[1] = dump[(getFRBA(&desc->content) >> 2) + 1];
742 desc->region.FLREGs[2] = dump[(getFRBA(&desc->content) >> 2) + 2];
743 desc->region.FLREGs[3] = dump[(getFRBA(&desc->content) >> 2) + 3];
744 desc->region.FLREGs[4] = dump[(getFRBA(&desc->content) >> 2) + 4];
745
746 /* master */
747 if (len < (getFMBA(&desc->content) + 3 * 4 - 1))
748 return ICH_RET_OOB;
749 desc->master.FLMSTR1 = dump[(getFMBA(&desc->content) >> 2) + 0];
750 desc->master.FLMSTR2 = dump[(getFMBA(&desc->content) >> 2) + 1];
751 desc->master.FLMSTR3 = dump[(getFMBA(&desc->content) >> 2) + 2];
752
753 /* upper map */
754 desc->upper.FLUMAP1 = dump[(UPPER_MAP_OFFSET >> 2) + 0];
755
756 /* VTL is 8 bits long. Quote from the Ibex Peak SPI programming guide:
757 * "Identifies the 1s based number of DWORDS contained in the VSCC
758 * Table. Each SPI component entry in the table is 2 DWORDS long." So
759 * the maximum of 255 gives us 127.5 SPI components(!?) 8 bytes each. A
760 * check ensures that the maximum offset actually accessed is available.
761 */
762 if (len < (getVTBA(&desc->upper) + (desc->upper.VTL / 2 * 8) - 1))
763 return ICH_RET_OOB;
764
765 for (i = 0; i < desc->upper.VTL/2; i++) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000766 desc->upper.vscc_table[i].JID = dump[(getVTBA(&desc->upper) >> 2) + i * 2 + 0];
767 desc->upper.vscc_table[i].VSCC = dump[(getVTBA(&desc->upper) >> 2) + i * 2 + 1];
Stefan Taunerb3850962011-12-24 00:00:32 +0000768 }
769
770 /* MCH/PROC (aka. North) straps */
771 if (len < getFMSBA(&desc->content) + desc->content.MSL * 4)
772 return ICH_RET_OOB;
773
774 /* limit the range to be written */
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000775 max_count = min(sizeof(desc->north.STRPs) / 4, desc->content.MSL);
776 for (i = 0; i < max_count; i++)
777 desc->north.STRPs[i] = dump[(getFMSBA(&desc->content) >> 2) + i];
Stefan Taunerb3850962011-12-24 00:00:32 +0000778
779 /* ICH/PCH (aka. South) straps */
780 if (len < getFISBA(&desc->content) + desc->content.ISL * 4)
781 return ICH_RET_OOB;
782
783 /* limit the range to be written */
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000784 max_count = min(sizeof(desc->south.STRPs) / 4, desc->content.ISL);
785 for (i = 0; i < max_count; i++)
786 desc->south.STRPs[i] = dump[(getFISBA(&desc->content) >> 2) + i];
Stefan Taunerb3850962011-12-24 00:00:32 +0000787
788 return ICH_RET_OK;
789}
790
791#else /* ICH_DESCRIPTORS_FROM_DUMP */
792
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000793/** Returns the integer representation of the component density with index
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000794\em idx in bytes or -1 if the correct size can not be determined. */
795int getFCBA_component_density(enum ich_chipset cs, const struct ich_descriptors *desc, uint8_t idx)
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000796{
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000797 if (idx > 1) {
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000798 msg_perr("Only ICH SPI component index 0 or 1 are supported yet.\n");
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000799 return -1;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000800 }
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000801
802 if (desc->content.NC == 0 && idx > 0)
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000803 return 0;
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000804
805 uint8_t size_enc;
806 uint8_t size_max;
807
808 switch (cs) {
809 case CHIPSET_ICH8:
810 case CHIPSET_ICH9:
811 case CHIPSET_ICH10:
812 case CHIPSET_5_SERIES_IBEX_PEAK:
813 case CHIPSET_6_SERIES_COUGAR_POINT:
814 case CHIPSET_7_SERIES_PANTHER_POINT:
815 if (idx == 0) {
816 size_enc = desc->component.old.comp1_density;
817 } else {
818 size_enc = desc->component.old.comp2_density;
819 }
820 size_max = 5;
821 break;
822 case CHIPSET_8_SERIES_LYNX_POINT:
823 case CHIPSET_8_SERIES_LYNX_POINT_LP:
824 case CHIPSET_8_SERIES_WELLSBURG:
825 if (idx == 0) {
826 size_enc = desc->component.new.comp1_density;
827 } else {
828 size_enc = desc->component.new.comp2_density;
829 }
830 size_max = 7;
831 break;
832 case CHIPSET_ICH_UNKNOWN:
833 default:
834 msg_pwarn("Density encoding is unknown on this chipset.\n");
835 return -1;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000836 }
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +0000837
838 if (size_enc > size_max) {
839 msg_perr("Density of ICH SPI component with index %d is invalid."
840 "Encoded density is 0x%x while maximum allowed is 0x%x.\n",
841 idx, size_enc, size_max);
842 return -1;
843 }
844
Stefan Taunerd0c5dc22011-10-20 12:57:14 +0000845 return (1 << (19 + size_enc));
846}
847
Stefan Tauner1e146392011-09-15 23:52:55 +0000848static uint32_t read_descriptor_reg(uint8_t section, uint16_t offset, void *spibar)
849{
850 uint32_t control = 0;
851 control |= (section << FDOC_FDSS_OFF) & FDOC_FDSS;
852 control |= (offset << FDOC_FDSI_OFF) & FDOC_FDSI;
853 mmio_le_writel(control, spibar + ICH9_REG_FDOC);
854 return mmio_le_readl(spibar + ICH9_REG_FDOD);
855}
856
857int read_ich_descriptors_via_fdo(void *spibar, struct ich_descriptors *desc)
858{
859 uint8_t i;
860 uint8_t nr;
861 struct ich_desc_region *r = &desc->region;
862
863 /* Test if bit-fields are working as expected.
864 * FIXME: Replace this with dynamic bitfield fixup
865 */
866 for (i = 0; i < 4; i++)
867 desc->region.FLREGs[i] = 0x5A << (i * 8);
868 if (r->reg0_base != 0x005A || r->reg0_limit != 0x0000 ||
869 r->reg1_base != 0x1A00 || r->reg1_limit != 0x0000 ||
870 r->reg2_base != 0x0000 || r->reg2_limit != 0x005A ||
871 r->reg3_base != 0x0000 || r->reg3_limit != 0x1A00) {
872 msg_pdbg("The combination of compiler and CPU architecture used"
873 "does not lay out bit-fields as expected, sorry.\n");
874 msg_pspew("r->reg0_base = 0x%04X (0x005A)\n", r->reg0_base);
875 msg_pspew("r->reg0_limit = 0x%04X (0x0000)\n", r->reg0_limit);
876 msg_pspew("r->reg1_base = 0x%04X (0x1A00)\n", r->reg1_base);
877 msg_pspew("r->reg1_limit = 0x%04X (0x0000)\n", r->reg1_limit);
878 msg_pspew("r->reg2_base = 0x%04X (0x0000)\n", r->reg2_base);
879 msg_pspew("r->reg2_limit = 0x%04X (0x005A)\n", r->reg2_limit);
880 msg_pspew("r->reg3_base = 0x%04X (0x0000)\n", r->reg3_base);
881 msg_pspew("r->reg3_limit = 0x%04X (0x1A00)\n", r->reg3_limit);
882 return ICH_RET_ERR;
883 }
884
Stefan Taunera1a14ec2012-08-13 08:45:13 +0000885 msg_pdbg2("Reading flash descriptors mapped by the chipset via FDOC/FDOD...");
Stefan Tauner1e146392011-09-15 23:52:55 +0000886 /* content section */
887 desc->content.FLVALSIG = read_descriptor_reg(0, 0, spibar);
888 desc->content.FLMAP0 = read_descriptor_reg(0, 1, spibar);
889 desc->content.FLMAP1 = read_descriptor_reg(0, 2, spibar);
890 desc->content.FLMAP2 = read_descriptor_reg(0, 3, spibar);
891
892 /* component section */
893 desc->component.FLCOMP = read_descriptor_reg(1, 0, spibar);
894 desc->component.FLILL = read_descriptor_reg(1, 1, spibar);
895 desc->component.FLPB = read_descriptor_reg(1, 2, spibar);
896
897 /* region section */
898 nr = desc->content.NR + 1;
Stefan Tauner2abab942012-04-27 20:41:23 +0000899 if (nr > 5) {
Stefan Tauner1e146392011-09-15 23:52:55 +0000900 msg_pdbg2("%s: number of regions too high (%d) - failed\n",
901 __func__, nr);
902 return ICH_RET_ERR;
903 }
Stefan Tauner0554ca52013-07-25 22:54:25 +0000904 for (i = 0; i < 5; i++)
Stefan Tauner1e146392011-09-15 23:52:55 +0000905 desc->region.FLREGs[i] = read_descriptor_reg(2, i, spibar);
906
907 /* master section */
908 desc->master.FLMSTR1 = read_descriptor_reg(3, 0, spibar);
909 desc->master.FLMSTR2 = read_descriptor_reg(3, 1, spibar);
910 desc->master.FLMSTR3 = read_descriptor_reg(3, 2, spibar);
911
912 /* Accessing the strap section via FDOC/D is only possible on ICH8 and
913 * reading the upper map is impossible on all chipsets, so don't bother.
914 */
915
916 msg_pdbg2(" done.\n");
917 return ICH_RET_OK;
918}
Stefan Taunerb3850962011-12-24 00:00:32 +0000919#endif /* ICH_DESCRIPTORS_FROM_DUMP */
Stefan Tauner1e146392011-09-15 23:52:55 +0000920#endif /* defined(__i386__) || defined(__x86_64__) */