blob: 306415c03b7f52934419f77f478a62e943484367 [file] [log] [blame]
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Adam Jurkowski411d7c12009-11-25 15:04:28 +00005 * Copyright (C) 2009 Kontron Modular Computers
Sean Nelson51c83fb2010-01-20 20:55:53 +00006 * Copyright (C) 2009 Sean Nelson <audiohacked@gmail.com>
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000017 */
18
Uwe Hermannd1107642007-08-29 17:52:32 +000019/* Adapted from the Intel FW hub stuff for 82802ax parts. */
20
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000021#include "flash.h"
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000022
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000023static int check_sst_fwhub_block_lock(struct flashctx *flash, int offset)
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000024{
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000025 chipaddr registers = flash->virtual_registers;
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000026 uint8_t blockstatus;
27
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000028 blockstatus = chip_readb(flash, registers + offset + 2);
Sean Nelsoned479d22010-03-24 23:14:32 +000029 msg_cdbg("Lock status for 0x%06x (size 0x%06x) is %02x, ",
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +000030 offset, flash->chip->page_size, blockstatus);
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000031 switch (blockstatus & 0x3) {
32 case 0x0:
Sean Nelsoned479d22010-03-24 23:14:32 +000033 msg_cdbg("full access\n");
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000034 break;
35 case 0x1:
Sean Nelsoned479d22010-03-24 23:14:32 +000036 msg_cdbg("write locked\n");
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000037 break;
38 case 0x2:
Sean Nelsoned479d22010-03-24 23:14:32 +000039 msg_cdbg("locked open\n");
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000040 break;
41 case 0x3:
Sean Nelsoned479d22010-03-24 23:14:32 +000042 msg_cdbg("write locked down\n");
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000043 break;
44 }
45 /* Return content of the write_locked bit */
46 return blockstatus & 0x1;
47}
48
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000049static int clear_sst_fwhub_block_lock(struct flashctx *flash, int offset)
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000050{
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000051 chipaddr registers = flash->virtual_registers;
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000052 uint8_t blockstatus;
53
54 blockstatus = check_sst_fwhub_block_lock(flash, offset);
55
56 if (blockstatus) {
Sean Nelsoned479d22010-03-24 23:14:32 +000057 msg_cdbg("Trying to clear lock for 0x%06x... ", offset);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000058 chip_writeb(flash, 0, registers + offset + 2);
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000059
60 blockstatus = check_sst_fwhub_block_lock(flash, offset);
Sean Nelsoned479d22010-03-24 23:14:32 +000061 msg_cdbg("%s\n", (blockstatus) ? "failed" : "OK");
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000062 }
63
64 return blockstatus;
65}
66
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000067int printlock_sst_fwhub(struct flashctx *flash)
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000068{
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000069 int i;
70
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +000071 for (i = 0; i < flash->chip->total_size * 1024; i += flash->chip->page_size)
Carl-Daniel Hailfingerd0fc9462009-05-11 14:01:17 +000072 check_sst_fwhub_block_lock(flash, i);
73
Carl-Daniel Hailfinger81449a22010-03-15 03:48:42 +000074 return 0;
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000075}
76
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000077int unlock_sst_fwhub(struct flashctx *flash)
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000078{
Sean Nelsonccf7a2a2010-03-16 03:09:10 +000079 int i, ret=0;
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000080
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +000081 for (i = 0; i < flash->chip->total_size * 1024; i += flash->chip->page_size)
Sean Nelsonccf7a2a2010-03-16 03:09:10 +000082 {
83 if (clear_sst_fwhub_block_lock(flash, i))
84 {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +000085 msg_cwarn("Warning: Unlock Failed for block 0x%06x\n", i);
Sean Nelsonccf7a2a2010-03-16 03:09:10 +000086 ret++;
Stefan Reinauerb7c83232008-03-16 19:44:13 +000087 }
88 }
Sean Nelsonccf7a2a2010-03-16 03:09:10 +000089 return ret;
Ronald G. Minnich1f4d6532004-09-30 16:37:01 +000090}
91