blob: f0b2f63add77c4f961b884d6a3371c7654b512c1 [file] [log] [blame]
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009,2010 Carl-Daniel Hailfinger
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
Peter Lemenkov62829662012-12-29 19:26:55 +000021#define IS_X86 (defined(__i386__) || defined(__x86_64__) || defined(__amd64__))
22#define IS_MIPS (defined (__mips) || defined (__mips__) || defined (__MIPS__) || defined (mips))
23#define IS_PPC (defined(__powerpc__) || defined(__powerpc64__) || defined(__ppc__) || defined(__ppc64__))
24#define IS_ARM (defined (__arm__) || defined (_ARM))
25#if !(IS_X86 || IS_MIPS || IS_PPC || IS_ARM)
26#error Unknown architecture
27#endif
28
29#define IS_BSD (defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__) || defined(__OpenBSD__))
30#define IS_LINUX (defined(__gnu_linux__) || defined(__linux__))
31#if !(IS_BSD || IS_LINUX || defined(__DJGPP__) || defined(__LIBPAYLOAD__) || defined(__sun))
32#error "Unknown operating system"
33#endif
34
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000035#include <stdint.h>
36#include <string.h>
37#include <stdlib.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000038#include <sys/types.h>
Patrick Georgia9095a92010-09-30 17:03:32 +000039#if !defined (__DJGPP__) && !defined(__LIBPAYLOAD__)
Carl-Daniel Hailfinger831e8f42010-05-30 22:24:40 +000040#include <unistd.h>
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000041#include <fcntl.h>
Patrick Georgia9095a92010-09-30 17:03:32 +000042#endif
43#if !defined (__DJGPP__)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000044#include <errno.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000045#endif
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000046#include "flash.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000047#include "hwaccess.h"
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000048
Peter Lemenkov62829662012-12-29 19:26:55 +000049#if IS_X86 && IS_BSD
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000050int io_fd;
51#endif
52
Peter Lemenkov62829662012-12-29 19:26:55 +000053/* Prevent reordering and/or merging of reads/writes to hardware.
54 * Such reordering and/or merging would break device accesses which depend on the exact access order.
55 */
56static inline void sync_primitive(void)
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000057{
Peter Lemenkov62829662012-12-29 19:26:55 +000058/* This is needed only on PowerPC because...
59 * - x86 uses uncached accesses which have a strongly ordered memory model and
60 * - MIPS uses uncached accesses in mode 2 on /dev/mem which has also a strongly ordered memory model
61 * - ARM uses a strongly ordered memory model for device memories.
62 */
63#if IS_PPC
64 asm("eieio" : : : "memory");
65#endif
66}
67
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000068#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
Peter Lemenkov62829662012-12-29 19:26:55 +000069static int release_io_perms(void *p)
70{
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000071#if defined (__sun)
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000072 sysi86(SI86V86, V86SC_IOPL, 0);
Peter Lemenkov62829662012-12-29 19:26:55 +000073#elif IS_BSD
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000074 close(io_fd);
Peter Lemenkov62829662012-12-29 19:26:55 +000075#elif IS_LINUX
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000076 iopl(0);
77#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000078 return 0;
79}
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000080#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000081
82/* Get I/O permissions with automatic permission release on shutdown. */
83int rget_io_perms(void)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000084{
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000085#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
86#if defined (__sun)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000087 if (sysi86(SI86V86, V86SC_IOPL, PS_IOPL) != 0) {
Peter Lemenkov62829662012-12-29 19:26:55 +000088#elif IS_BSD
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000089 if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
Peter Lemenkov62829662012-12-29 19:26:55 +000090#elif IS_LINUX
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000091 if (iopl(3) != 0) {
92#endif
Sean Nelson316a29f2010-05-07 20:09:04 +000093 msg_perr("ERROR: Could not get I/O privileges (%s).\n"
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000094 "You need to be root.\n", strerror(errno));
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +000095#if defined (__OpenBSD__)
Peter Lemenkov62829662012-12-29 19:26:55 +000096 msg_perr("Please set securelevel=-1 in /etc/rc.securelevel and reboot, or reboot into \n");
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +000097 msg_perr("single user mode.\n");
98#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000099 return 1;
100 } else {
101 register_shutdown(release_io_perms, NULL);
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000102 }
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000103#else
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +0000104 /* DJGPP and libpayload environments have full PCI port I/O permissions by default. */
105 /* PCI port I/O support is unimplemented on PPC/MIPS and unavailable on ARM. */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000106#endif
Peter Lemenkov62829662012-12-29 19:26:55 +0000107 return 0;
108}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000109
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000110void mmio_writeb(uint8_t val, void *addr)
111{
112 *(volatile uint8_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000113 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000114}
115
116void mmio_writew(uint16_t val, void *addr)
117{
118 *(volatile uint16_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000119 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000120}
121
122void mmio_writel(uint32_t val, void *addr)
123{
124 *(volatile uint32_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000125 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000126}
127
128uint8_t mmio_readb(void *addr)
129{
130 return *(volatile uint8_t *) addr;
131}
132
133uint16_t mmio_readw(void *addr)
134{
135 return *(volatile uint16_t *) addr;
136}
137
138uint32_t mmio_readl(void *addr)
139{
140 return *(volatile uint32_t *) addr;
141}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000142
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000143void mmio_readn(void *addr, uint8_t *buf, size_t len)
144{
145 memcpy(buf, addr, len);
146 return;
147}
148
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000149void mmio_le_writeb(uint8_t val, void *addr)
150{
151 mmio_writeb(cpu_to_le8(val), addr);
152}
153
154void mmio_le_writew(uint16_t val, void *addr)
155{
156 mmio_writew(cpu_to_le16(val), addr);
157}
158
159void mmio_le_writel(uint32_t val, void *addr)
160{
161 mmio_writel(cpu_to_le32(val), addr);
162}
163
164uint8_t mmio_le_readb(void *addr)
165{
166 return le_to_cpu8(mmio_readb(addr));
167}
168
169uint16_t mmio_le_readw(void *addr)
170{
171 return le_to_cpu16(mmio_readw(addr));
172}
173
174uint32_t mmio_le_readl(void *addr)
175{
176 return le_to_cpu32(mmio_readl(addr));
177}
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000178
179enum mmio_write_type {
180 mmio_write_type_b,
181 mmio_write_type_w,
182 mmio_write_type_l,
183};
184
185struct undo_mmio_write_data {
186 void *addr;
187 int reg;
188 enum mmio_write_type type;
189 union {
190 uint8_t bdata;
191 uint16_t wdata;
192 uint32_t ldata;
193 };
194};
195
David Hendricks8bb20212011-06-14 01:35:36 +0000196int undo_mmio_write(void *p)
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000197{
198 struct undo_mmio_write_data *data = p;
199 msg_pdbg("Restoring MMIO space at %p\n", data->addr);
200 switch (data->type) {
201 case mmio_write_type_b:
202 mmio_writeb(data->bdata, data->addr);
203 break;
204 case mmio_write_type_w:
205 mmio_writew(data->wdata, data->addr);
206 break;
207 case mmio_write_type_l:
208 mmio_writel(data->ldata, data->addr);
209 break;
210 }
211 /* p was allocated in register_undo_mmio_write. */
212 free(p);
David Hendricks8bb20212011-06-14 01:35:36 +0000213 return 0;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000214}
215
216#define register_undo_mmio_write(a, c) \
217{ \
218 struct undo_mmio_write_data *undo_mmio_write_data; \
219 undo_mmio_write_data = malloc(sizeof(struct undo_mmio_write_data)); \
Stefan Tauner269de352011-07-12 22:35:21 +0000220 if (!undo_mmio_write_data) { \
221 msg_gerr("Out of memory!\n"); \
222 exit(1); \
223 } \
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000224 undo_mmio_write_data->addr = a; \
225 undo_mmio_write_data->type = mmio_write_type_##c; \
226 undo_mmio_write_data->c##data = mmio_read##c(a); \
227 register_shutdown(undo_mmio_write, undo_mmio_write_data); \
228}
229
230#define register_undo_mmio_writeb(a) register_undo_mmio_write(a, b)
231#define register_undo_mmio_writew(a) register_undo_mmio_write(a, w)
232#define register_undo_mmio_writel(a) register_undo_mmio_write(a, l)
233
234void rmmio_writeb(uint8_t val, void *addr)
235{
236 register_undo_mmio_writeb(addr);
237 mmio_writeb(val, addr);
238}
239
240void rmmio_writew(uint16_t val, void *addr)
241{
242 register_undo_mmio_writew(addr);
243 mmio_writew(val, addr);
244}
245
246void rmmio_writel(uint32_t val, void *addr)
247{
248 register_undo_mmio_writel(addr);
249 mmio_writel(val, addr);
250}
251
252void rmmio_le_writeb(uint8_t val, void *addr)
253{
254 register_undo_mmio_writeb(addr);
255 mmio_le_writeb(val, addr);
256}
257
258void rmmio_le_writew(uint16_t val, void *addr)
259{
260 register_undo_mmio_writew(addr);
261 mmio_le_writew(val, addr);
262}
263
264void rmmio_le_writel(uint32_t val, void *addr)
265{
266 register_undo_mmio_writel(addr);
267 mmio_le_writel(val, addr);
268}
269
270void rmmio_valb(void *addr)
271{
272 register_undo_mmio_writeb(addr);
273}
274
275void rmmio_valw(void *addr)
276{
277 register_undo_mmio_writew(addr);
278}
279
280void rmmio_vall(void *addr)
281{
282 register_undo_mmio_writel(addr);
283}