Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Mark Marshall |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <stdlib.h> |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 17 | #include <strings.h> |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 18 | #include <string.h> |
| 19 | #include "flash.h" |
| 20 | #include "programmer.h" |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 21 | #include "hwaccess.h" |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 22 | |
| 23 | #define PCI_VENDOR_ID_OGP 0x1227 |
| 24 | |
| 25 | /* These are the register addresses for the OGD1 / OGA1. If they are |
| 26 | * different for later versions of the hardware then we will need |
| 27 | * logic to select between the different hardware versions. */ |
| 28 | #define OGA1_XP10_BPROM_SI 0x0040 /* W */ |
| 29 | #define OGA1_XP10_BPROM_SO 0x0040 /* R */ |
| 30 | #define OGA1_XP10_BPROM_CE_BAR 0x0044 /* W */ |
| 31 | #define OGA1_XP10_BPROM_SCK 0x0048 /* W */ |
| 32 | #define OGA1_XP10_BPROM_REG_SEL 0x004C /* W */ |
| 33 | #define OGA1_XP10_CPROM_SI 0x0050 /* W */ |
| 34 | #define OGA1_XP10_CPROM_SO 0x0050 /* R */ |
| 35 | #define OGA1_XP10_CPROM_CE_BAR 0x0054 /* W */ |
| 36 | #define OGA1_XP10_CPROM_SCK 0x0058 /* W */ |
| 37 | #define OGA1_XP10_CPROM_REG_SEL 0x005C /* W */ |
| 38 | |
| 39 | static uint8_t *ogp_spibar; |
| 40 | |
| 41 | static uint32_t ogp_reg_sel; |
| 42 | static uint32_t ogp_reg_siso; |
| 43 | static uint32_t ogp_reg__ce; |
| 44 | static uint32_t ogp_reg_sck; |
| 45 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame^] | 46 | static const struct dev_entry ogp_spi[] = { |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 47 | {PCI_VENDOR_ID_OGP, 0x0000, OK, "Open Graphics Project", "Development Board OGD1"}, |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 48 | |
| 49 | {0}, |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 50 | }; |
| 51 | |
| 52 | static void ogp_request_spibus(void) |
| 53 | { |
| 54 | pci_mmio_writel(1, ogp_spibar + ogp_reg_sel); |
| 55 | } |
| 56 | |
| 57 | static void ogp_release_spibus(void) |
| 58 | { |
| 59 | pci_mmio_writel(0, ogp_spibar + ogp_reg_sel); |
| 60 | } |
| 61 | |
| 62 | static void ogp_bitbang_set_cs(int val) |
| 63 | { |
| 64 | pci_mmio_writel(val, ogp_spibar + ogp_reg__ce); |
| 65 | } |
| 66 | |
| 67 | static void ogp_bitbang_set_sck(int val) |
| 68 | { |
| 69 | pci_mmio_writel(val, ogp_spibar + ogp_reg_sck); |
| 70 | } |
| 71 | |
| 72 | static void ogp_bitbang_set_mosi(int val) |
| 73 | { |
| 74 | pci_mmio_writel(val, ogp_spibar + ogp_reg_siso); |
| 75 | } |
| 76 | |
| 77 | static int ogp_bitbang_get_miso(void) |
| 78 | { |
| 79 | uint32_t tmp; |
| 80 | |
| 81 | tmp = pci_mmio_readl(ogp_spibar + ogp_reg_siso); |
| 82 | return tmp & 0x1; |
| 83 | } |
| 84 | |
| 85 | static const struct bitbang_spi_master bitbang_spi_master_ogp = { |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 86 | .set_cs = ogp_bitbang_set_cs, |
| 87 | .set_sck = ogp_bitbang_set_sck, |
| 88 | .set_mosi = ogp_bitbang_set_mosi, |
| 89 | .get_miso = ogp_bitbang_get_miso, |
| 90 | .request_bus = ogp_request_spibus, |
| 91 | .release_bus = ogp_release_spibus, |
Carl-Daniel Hailfinger | c40cff7 | 2011-12-20 00:19:29 +0000 | [diff] [blame] | 92 | .half_period = 0, |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 93 | }; |
| 94 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame^] | 95 | static int ogp_spi_init(void) |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 96 | { |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 97 | struct pci_dev *dev = NULL; |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 98 | char *type; |
| 99 | |
| 100 | type = extract_programmer_param("rom"); |
| 101 | |
| 102 | if (!type) { |
| 103 | msg_perr("Please use flashrom -p ogp_spi:rom=... to specify " |
| 104 | "which flashchip you want to access.\n"); |
| 105 | return 1; |
| 106 | } else if (!strcasecmp(type, "bprom") || !strcasecmp(type, "bios")) { |
| 107 | ogp_reg_sel = OGA1_XP10_BPROM_REG_SEL; |
| 108 | ogp_reg_siso = OGA1_XP10_BPROM_SI; |
| 109 | ogp_reg__ce = OGA1_XP10_BPROM_CE_BAR; |
| 110 | ogp_reg_sck = OGA1_XP10_BPROM_SCK; |
| 111 | } else if (!strcasecmp(type, "cprom") || !strcasecmp(type, "s3")) { |
| 112 | ogp_reg_sel = OGA1_XP10_CPROM_REG_SEL; |
| 113 | ogp_reg_siso = OGA1_XP10_CPROM_SI; |
| 114 | ogp_reg__ce = OGA1_XP10_CPROM_CE_BAR; |
| 115 | ogp_reg_sck = OGA1_XP10_CPROM_SCK; |
| 116 | } else { |
| 117 | msg_perr("Invalid or missing rom= parameter.\n"); |
Stefan Reinauer | a9c2342 | 2014-04-26 16:11:50 +0000 | [diff] [blame] | 118 | free(type); |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 119 | return 1; |
| 120 | } |
Stefan Reinauer | a9c2342 | 2014-04-26 16:11:50 +0000 | [diff] [blame] | 121 | free(type); |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 122 | |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 123 | if (rget_io_perms()) |
| 124 | return 1; |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 125 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 126 | dev = pcidev_init(ogp_spi, PCI_BASE_ADDRESS_0); |
| 127 | if (!dev) |
| 128 | return 1; |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 129 | |
Stefan Tauner | 0ccec8f | 2014-06-01 23:49:03 +0000 | [diff] [blame] | 130 | uint32_t io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0); |
Niklas Söderlund | 89edf36 | 2013-08-23 23:29:23 +0000 | [diff] [blame] | 131 | if (!io_base_addr) |
| 132 | return 1; |
| 133 | |
Stefan Tauner | 7fb5aa0 | 2013-08-14 15:48:44 +0000 | [diff] [blame] | 134 | ogp_spibar = rphysmap("OGP registers", io_base_addr, 4096); |
| 135 | if (ogp_spibar == ERROR_PTR) |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 136 | return 1; |
| 137 | |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 138 | if (register_spi_bitbang_master(&bitbang_spi_master_ogp)) |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 139 | return 1; |
| 140 | |
Mark Marshall | 90021f2 | 2010-12-03 14:48:11 +0000 | [diff] [blame] | 141 | return 0; |
| 142 | } |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame^] | 143 | |
| 144 | const struct programmer_entry programmer_ogp_spi = { |
| 145 | .name = "ogp_spi", |
| 146 | .type = PCI, |
| 147 | .devs.dev = ogp_spi, |
| 148 | .init = ogp_spi_init, |
| 149 | .map_flash_region = fallback_map, |
| 150 | .unmap_flash_region = fallback_unmap, |
| 151 | .delay = internal_delay, |
| 152 | }; |